RG82845M Intel, RG82845M Datasheet - Page 93

no-image

RG82845M

Manufacturer Part Number
RG82845M
Description
Chipset Memory Controller Hub Mobile
Manufacturer
Intel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RG82845MP
Manufacturer:
INTEL
Quantity:
3
Part Number:
RG82845MP SL66J
Manufacturer:
INTEL
Quantity:
1 440
Part Number:
RG82845MP/SL66J
Manufacturer:
inte
Quantity:
1
Part Number:
RG82845MPES
Manufacturer:
INTEL
Quantity:
8
Part Number:
RG82845MPSL66J
Manufacturer:
RFMD
Quantity:
1 831
Part Number:
RG82845MZ SL64T
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
RG82845MZ
Manufacturer:
INTEL
Quantity:
3 600
3.8.13.
250687-002
R
#1
Address Offset:
SMLT1 – Secondary Master Latency Timer Register – Device
Default Value:
Access:
Size:
This register controls the bus tenure of the MCH-M on AGP. SMLT1 is an 8-bit register that controls the
amount of time the MCH-M as an AGP/PCI bus master, can burst data on the AGP Bus. The Count
Value is an 8-bit quantity, however SMLT1[2:0] are reserved and assumed to be 0 when determining the
Count Value. The MCH-M’s SMLT1 is used to guarantee the AGP master a minimum amount of system
resources. When the MCH-M begins the first AGP FRAME# cycle after being granted the bus, the
counter is loaded and enabled to count from the assertion of FRAME#. If the count expires while the
MCH-M’s grant is removed (due to an AGP master request), then the MCH-M will lose the use of the
bus, and the AGP master may be granted the bus. If MCH-M’s bus grant is not removed, the MCH-M
will continue to own the AGP bus regardless of the SMLT1 expiration or idle condition.
The number of clocks programmed in the SMLT1 represents the guaranteed time slice (measured in 66-
MHz AGP clocks) allotted to the MCH-M, after which it must complete the current data transfer phase
and then surrender the bus as soon as its bus grant is removed. For example, if the SMLT1 is
programmed to 18h, then the value is 24 AGP clocks. The default value of SMLT1 is 00h and disables
this function. When the SMLT1 is disabled, the burst time for the MCH-M is unlimited (i.e. the MCH-M
can burst forever).
7:3
2:0
Bit
Secondary MLT counter value. Default=0, i.e. SMLT1 disabled
Reserved
1Bh
00h
Read/Write, Read Only
8 bits
Datasheet
Intel
®
Description
82845MP/82845MZ Chipset-Mobile (MCH-M)
93

Related parts for RG82845M