S9S12P64J0CFTR Freescale Semiconductor, S9S12P64J0CFTR Datasheet - Page 230

no-image

S9S12P64J0CFTR

Manufacturer Part Number
S9S12P64J0CFTR
Description
16-bit Microcontrollers - MCU 16-bit 64K Flash
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12P64J0CFTR

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
64 KB
Data Ram Size
4 KB
On-chip Adc
Yes
Operating Supply Voltage
3.15 V to 5.5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
QFN-48
Mounting Style
SMD/SMT
S12 Clock, Reset and Power Management Unit (S12CPMU)
7.3.2.20
Read: Anytime
Write: If PROT=0 (CPMUPROT register), then write anytime. Else write has no effect
230
IRCTRIM[9:0]
TCTRIM[3:0]
0x02F8
0x02F9
After de-assert of System Reset a factory programmed trim value is automatically loaded from the Flash memory to
provide trimmed Internal Reference Frequency f
After de-assert of System Reset a factory programmed trim value is automatically loaded from the Flash memory to
provide trimmed Internal Reference Frequency f
Reset
Reset
15-12
Field
9-0
W
W
R
R
IRC1M temperature coefficient Trim Bits
Trim bits for the Temperature Coefficient (TC) of the IRC1M frequency.
Table 7-21
Figure 7-27
TCTRIM[3:0]=0000 or 1000).
IRC1M Frequency Trim Bits — Trim bits for Internal Reference Clock
After System Reset the factory programmed trim value is automatically loaded into these registers, resulting in a
Internal Reference Frequency f
The frequency trimming consists of two different trimming methods:
A rough trimming controlled by bits IRCTRIM[9:6] can be done with frequency leaps of about 6% in average.
A fine trimming controlled by the bits IRCTRIM[5:0] can be doe with frequency leaps of about 0.3% (this trimming
determines the precision of the frequency setting of 0.15%, i.e. 0.3% is the distance between two trimming
values).
Figure 7-26
S12CPMU IRC1M Trim Registers (CPMUIRCTRIMH / CPMUIRCTRIML)
15
F
F
7
Writes to these registers while PLLSEL=1 clears the LOCK and UPOSC
status bits.
Figure 7-24. S12CPMU IRC1M Trim High Register (CPMUIRCTRIMH)
Figure 7-25. S12CPMU IRC1M Trim Low Register (CPMUIRCTRIML)
shows the influence of the bits TCTRIM3:0] on the relationship between frequency and temperature.
shows an approximate TC variation, relative to the nominal TC of the IRC1M (i.e. for
shows the relationship between the trim bits and the resulting IRC1M frequency.
14
F
F
6
TCTRIM[3:0]
Table 7-20. CPMUIRCTRIMH/L Field Descriptions
S12P-Family Reference Manual, Rev. 1.13
13
F
F
5
IRC1M_TRIM
IRC1M_TRIM
IRC1M_TRIM
. See device electrical characteristics for value of f
NOTE
12
F
F
4
.
.
IRCTRIM[7:0]
Description
11
F
0
0
3
10
0
0
F
2
Freescale Semiconductor
F
F
9
1
IRCTRIM[9:8]
IRC1M_TRIM
F
F
8
0
.

Related parts for S9S12P64J0CFTR