ST92E163-EPB/US STMicroelectronics, ST92E163-EPB/US Datasheet - Page 144

no-image

ST92E163-EPB/US

Manufacturer Part Number
ST92E163-EPB/US
Description
KIT DEMO MASS STORAGE
Manufacturer
STMicroelectronics
Type
Microcontroller Programmerr
Datasheet

Specifications of ST92E163-EPB/US

Contents
Programmer, Cable, Power Supply, Software, Manual and more
For Use With/related Products
ST9 MCUs
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST92E163-EPB/US
Manufacturer:
ST
0
ST92163R4 - USB PERIPHERAL (USB)
USB INTERFACE (Cont’d)
Interrupt sources are classified according to the
following table
CONTROL REGISTER (USBCTLR)
R252 - Read/Write
Register page: 15
Reset Value: 0001 0101 (15h)
Bit 7 = Reserved. This bit is fixed by hardware at 0.
Bit 6 = TIM_SUSP: Timed Suspend.
Set by software when the SUSP interrupt is re-
ceived to enter “timed-suspend” state.
0: Timed suspend inactive
1: Timed suspend active. The USB interface oper-
Bit 5 = Reserved.
Bit 4 = SDNAV: Single/Multiple Vector Selection.
This bit is set by software to select the single or
multiple interrupt vector mode .
0: Multiple interrupt vector mode
1: Single interrupt vector mode
See USBIVR register description for detailed infor-
mation.
144/230
7
0
ates as in suspend mode but clocks and static
power dissipation in the analog transceiver are
not stopped.
SUSP
TIM_
0 SDNAV
RESUME
PDWN
SUSP
LP_
FRES
0
Bit 3 = RESUME: Resume request.
Set by software to send a Resume signal to the
host.
0: Resume signal not forced on USB data lines.
1: Resume signal forced on USB data lines.
Bit 2 = PDWN: Power Down.
Set by software to turn off the 3.3V on-chip voltage
regulator that supplies the external pull-up resistor
and the transceiver.
Note: As a consequence the voltage on both USB
root port signal lines will drift to 0V because of the
pull-down resistors in the upstream USB host or
hub, generating a disconnect indication. At least 2
µs are required until the 3.3V supply falls within
specifications after this bit is cleared, depending
on the value of the external bypass capacitor.
Bit 1 = LP_SUSP: Low-power suspend.
Set by software to put the USB interface in “low-
power suspend” state. This condition should be
entered
(TIM_SUSP=1).
0: Low-power suspend inactive
1: Low-power suspend active
Bit 0 = FRES: Force USB Reset.
Set by software to force a reset of the USB inter-
face, just like a RESET signal on the USB. The
USB interface is held in RESET state until soft-
ware clears this bit, and a “USB-RESET” interrupt
is generated, if enabled.
0: Reset not forced
1: USB interface reset forced
while
in
“timed
suspend”
state

Related parts for ST92E163-EPB/US