78M6612-IMR/F Maxim Integrated Products, 78M6612-IMR/F Datasheet - Page 17

no-image

78M6612-IMR/F

Manufacturer Part Number
78M6612-IMR/F
Description
IC POWER MEASUREMENT AC 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 78M6612-IMR/F

Mounting Style
SMD/SMT
Package / Case
QFN-68
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
78M6612-IMR/F/PD3
Quantity:
5 000
DS_6612_001
1.4.1 Memory Organization
The 80515 MPU core incorporates the Harvard architecture with separate code and data spaces.
Memory organization in the 80515 is similar to that of the industry standard 8051. There are three
memory areas: Program memory (Flash), external data memory (XRAM), physically consisting of XRAM,
CE DRAM, and I/O RAM, and internal data memory (Internal RAM).
Internal and External Data Memory: Both internal and external data memory are physically located on
the 78M6612 IC. “External” data memory is defined as external to the 80515 MPU core.
Program Memory: The 80515 can theoretically address up to 64 KB of program memory space from
0x0000 to 0xFFFF. Program memory is read when the MPU fetches instructions or performs a MOVC
operation.
After reset, the MPU starts program execution from location 0x0000. The lower part of the program
memory includes reset and interrupt vectors. The interrupt vectors are spaced at 8-byte intervals, starting
from 0x0003.
External Data Memory: While the 80515 is capable of addressing up to 64 KB of external data memory
(0x0000 to 0xFFFF), only the memory ranges shown in
Contain Physical Memory: The 80515 writes into external data memory when the MPU executes a
MOVX @Ri,A or MOVX @DPTR,A instruction. The MPU reads external data memory by executing a
MOVX A,@Ri or MOVX A,@DPTR instruction (SFR USR2 provides the upper 8 bytes for the MOVX
A,@Ri instruction).
Clock Stretching: MOVX instructions can access fast or slow external RAM and external peripherals.
The three low order bits of the CKCON register define the stretch memory cycles. Setting all the CKCON
stretch bits to one allows access to very slow external RAM or external peripherals.
Table 4
0 to 7. The widths of the signals are counted in MPU clock cycles. The post-reset state of the CKCON
register, which is in bold in the table, performs the MOVX instructions with a stretch value equal to 1.
Rev. 1.2
0000-7FFF
0000-07FF
1000-11FF
2000-20FF
boundary
Address
on 1K
(hex)
shows how the signals of the External Memory Interface change when stretch values are set from
Flash Memory
Flash Memory
Technology
Static RAM
Static RAM
Static RAM
Memory
Memory Type
Non-volatile
Non-volatile
Table 3: Memory Map
Volatile
Volatile
Volatile
Configuration RAM
MPU Program and
MPU data XRAM,
non-volatile data
Typical Usage
CE program
Table 3
I/O RAM
CE data
are supported by the 78M6612.
Table 3
shows the memory map.
(at 5 MHz)
States
Wait
0
0
0
6
0
78M6612 Data Sheet
Memory
(bytes)
Size
32K
512
256
2K
2K
17

Related parts for 78M6612-IMR/F