78M6612-IMR/F Maxim Integrated Products, 78M6612-IMR/F Datasheet - Page 42

no-image

78M6612-IMR/F

Manufacturer Part Number
78M6612-IMR/F
Description
IC POWER MEASUREMENT AC 68-QFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 78M6612-IMR/F

Mounting Style
SMD/SMT
Package / Case
QFN-68
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
78M6612-IMR/F/PD3
Quantity:
5 000
78M6612 Data Sheet
FLSH_PWE (Flash program write enable) differentiates 80515 data store instructions (MOVX@DPTR,A)
between Flash and XRAM writes.
Updating individual bytes in Flash memory:
The original state of a Flash byte is 0xFF (all ones). Once, a value other than 0xFF is written to a Flash
memory cell, overwriting with a different value usually requires that the cell is erased first. Since cells
cannot be erased individually, the page has to be copied to RAM, followed by a page erase. After this,
the page can be updated in RAM and then written back to the Flash memory.
MPU RAM: The 78M6612 includes 2k-bytes of static RAM memory on-chip (XRAM) plus 256-bytes of
internal RAM in the MPU core. The 2K-bytes of static RAM are used for data storage during normal MPU
operations.
CE DRAM: The CE DRAM is the working data memory of the CE (128 32-bit words). The MPU can read
and write the CE DRAM as the primary means of data communication between the two processors.
1.5.6 Optical Interface
The device includes an interface to implement an IR/optical port. The pin TX1 is designed to directly
drive an external LED for transmitting data on an optical link. The pin RX1 is designed to sense the input
from an external photo detector used as the receiver for the optical link. These two pins are connected to
a dedicated UART port (UART1).
The TX1 and RX1 pins can be inverted with configuration bits TX1INV and RX1INV, respectively.
Additionally, the TX1 output may be modulated at 38 kHz. Modulation is available when system power is
present (i.e. not in BROWNOUT mode). The TX1MOD bit enables modulation. Duty cycle is controlled
by OPT_FDC[1:0], which can select 50%, 25%, 12.5%, and 6.25% duty cycle. 6.25% duty cycle means
TX1 is low for 6.25% of the period.
When not needed for the optical UART, the TX1 pin can alternatively be configured as DIO2, WPULSE,
or VARPULSE. The configuration bits are TX1E[1:0]. Likewise, RX1 can alternately be configured as
DIO_1. Its control is RX1DIS.
42
A
B
from OPT_TX UART
OPT_TXMOD=0
OPT_TXINV
Figure 7
Figure 7: Optical Interface
OPT_TXMOD
OPT_FDC
illustrates the TX1 generator.
A
EN
MOD
2
DUTY
VARPULSE
WPULSE
A
B
DIO2
B
OPT_FDC=2 (25%)
OPT_TXMOD=1,
2
1
OPT_TXE[1:0]
3
0
1/38kHz
Internal
OPT_TX
DS_6612_001
Rev. 1.2
V3P3

Related parts for 78M6612-IMR/F