ADC1210S065HN/C1:5 NXP Semiconductors, ADC1210S065HN/C1:5 Datasheet - Page 4

no-image

ADC1210S065HN/C1:5

Manufacturer Part Number
ADC1210S065HN/C1:5
Description
ADC1210S065HN/HVQFN40/REEL13DP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ADC1210S065HN/C1:5

Number Of Bits
12
Sampling Rate (per Second)
65M
Data Interface
Serial, SPI™
Number Of Converters
1
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
40-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935289036518
ADC1210S065HN,518
ADC1210S065HN,518
NXP Semiconductors
ADC1210S_SER
Product data sheet
Table 2.
[1]
Table 3.
Symbol
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
n.c.
n.c.
DAV
n.c.
VDDO
OGND
OTR
SCLK/DFS
SDIO/ODS
CS
SENSE
VREF
Symbol
D10_D11_M
D10_D11_P
D8_D9_M
D8_D9_P
D6_D7_M
D6_D7_P
D4_D5_M
D4_D5_P
D2_D3_M
D2_D3_P
D0_D1_M
D0_D1_P
n.c.
P: power supply; G: ground; I: input; O: output; I/O: input/output.
Pin description (CMOS digital outputs)
Pin description (LVDS DDR) digital outputs)
Pin
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
Pin
17
18
19
20
21
22
23
24
25
26
27
28
29
All information provided in this document is subject to legal disclaimers.
[1]
Type
O
O
O
O
O
O
O
O
O
O
O
O
-
-
O
-
P
G
O
I
I/O
I
I
I/O
Rev. 2 — 23 December 2010
Type
O
O
O
O
O
O
O
O
O
O
O
O
-
[1]
[2]
Single 12-bit ADC; CMOS or LVDS DDR digital outputs
Description
differential output data D10 and D11 multiplexed, complement
differential output data D10 and D11 multiplexed, true
differential output data D8 and D9 multiplexed, complement
differential output data D8 and D9 multiplexed, true
differential output data D6 and D7 multiplexed, complement
differential output data D6 and D7 multiplexed, true
differential output data D4 and D5 multiplexed, complement
differential output data D4 and D5 multiplexed, true
differential output data D2 and D3 multiplexed, complement
differential output data D2 and D3 multiplexed, true
differential output data D0 and D1 multiplexed, complement
differential output data D0 and D1 multiplexed, true
not connected
Description
data output bit 11 (Most Significant Bit (MSB))
data output bit 10
data output bit 9
data output bit 8
data output bit 7
data output bit 6
data output bit 5
data output bit 4
data output bit 3
data output bit 2
data output bit 1
data output bit 0 (Least Significant Bit (LSB))
not connected
not connected
data valid output clock
not connected
output power supply
output ground
out of range
SPI clock
data format select
SPI data IO
output data standard
SPI chip select
reference programming pin
voltage reference input/output
…continued
ADC1210S series
© NXP B.V. 2010. All rights reserved.
4 of 39

Related parts for ADC1210S065HN/C1:5