ADSP-21062LABZ-160 Analog Devices Inc, ADSP-21062LABZ-160 Datasheet - Page 41

IC,DSP,32-BIT,CMOS,BGA,225PIN,PLASTIC

ADSP-21062LABZ-160

Manufacturer Part Number
ADSP-21062LABZ-160
Description
IC,DSP,32-BIT,CMOS,BGA,225PIN,PLASTIC
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr

Specifications of ADSP-21062LABZ-160

Interface
Host Interface, Link Port, Serial Port
Clock Rate
40MHz
Non-volatile Memory
External
On-chip Ram
256kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
225-BGA
Package
225BGA
Numeric And Arithmetic Format
Floating-Point
Maximum Speed
40 MHz
Ram Size
256 KB
Device Million Instructions Per Second
40 MIPS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21062LABZ-160
Manufacturer:
SAMSUNG
Quantity:
591
Part Number:
ADSP-21062LABZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADSP-21060/ADSP-21060L/ADSP-21062/ADSP-21062L/ADSP-21060C/ADSP-21060LC
TRANSMIT
LINK PORT ENABLE/THREE-STATE DELAY FROM INSTRUCTION
RECEIVE
LACK (OUT)
LINK PORT INTERRUPT SETUP TIME
LDAT(3:0)
LDAT(3:0)
LACK (IN)
LDAT(3:0)
LCLK 1x
LCLK 2x
LCLK 1x
LCLK 2x
LCLK
LACK
CLKIN
CLKIN
CLKIN
CLKIN
OR
LCLK
LACK
OR
LINK PORT ENABLE OR THREE-STATE TAKES EFFECT 2 CYCLES AFTER A WRITE TO A LINK PORT CONTROL REGISTER.
THE
t
t
SLACH
t
t
ENDLK
DLCLK
DLAHC
OUT
t
t
REQUIREMENT APPLIES TO THE RISING EDGE OF LCLK ONLY FOR THE FIRST NIBBLE TRANSMITTED.
HLDCH
LCLKTWH
t
DLDCH
t
LCLKRWH
t
LCLKTWL
t
SLCK
t
SLDCL
t
IN
HLCK
t
LCLKIW
TRANSMITTED
LAST NIBBLE
Rev. F | Page 41 of 64 | March 2008
t
HLDCL
Figure 24. Link Ports—Receive
t
t
SLACH
LCLKRWL
t
TDLK
TRANSMITTED
FIRST NIBBLE
t
HLACH
t
DLALC
LCLK INACTIVE
(HIGH)
t
DLACLK

Related parts for ADSP-21062LABZ-160