SAA7115HLBE NXP Semiconductors, SAA7115HLBE Datasheet - Page 204

Video ICs ADV DGTL VIDEO DECODR

SAA7115HLBE

Manufacturer Part Number
SAA7115HLBE
Description
Video ICs ADV DGTL VIDEO DECODR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SAA7115HLBE

Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 70 C
Package / Case
SOT-407
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Number Of Channels
2
Resolution
8 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
SAA7115HL/V1,557 SAF7115HLBE
PNX1300/01/02/11 Data Book
13-4
Figure 13-2. Flow chart of system boot procedure for both host-assisted and autonomous configurations.
(Host driver will complete
System boot halts
the boot procedure)
No
2 bits: PNX1300 clock speed
size register in PCI BIU
3 bits: DRAM aperture size
DRAM_ROUND_SIZE
Write aperture size to
Wait ca. 0.6 msec for
clock speed register
registers in PCI BIU
1 bit: Test mode control
to activate highway
1 bit: EPROM capacity
Write to EEPROM
Write to PNX1300
Wait 400 usec for
32-bit serial read
SUBSYSTEM ID
24-bit serial read
8-bit serial read:
1 bit: I
8-bit serial read
8-bit serial read
Write 20 bits to
register in MMI
register in MMI
I
MM_CONFIG
PLL_RATIOS
TRI_RESET#
MMI_RESET
2
Autonomous
size register
PLLs to lock
PRELIMINARY SPECIFICATION
de-asserted
C to stabilize
Write to
Write to
Disable
2
Boot
C clock rate
Yes
Write 32 bits of code onto highway
Then execute 15 dummy writes on
highway to meet MMI protocol.
with all byte enables active.
32-bit serial read
Write to SDRAM
Decrement byte
count by four
DRAM_CACHEABLE_LIMIT
No
64-bit serial read
64-bit serial read
64-bit serial read
32-bit serial read
8-bit serial read
Bytecount == 0
DRAM_BASE
MMIO space:
MMIO_BASE
MMIO space:
MMIO space:
Save 11-bit
byte count
Write to
Write to
Write to
Philips Semiconductors
DRAM_BASE in big-endian mode.
DSPCPU starts execution at
Write to MMIO space:
Disable CPU_RESET.
System boot halts
Yes

Related parts for SAA7115HLBE