Z8018008FSG Zilog, Z8018008FSG Datasheet - Page 19

IC 8MHZ Z180 CMOS ENH MPU 80-QFP

Z8018008FSG

Manufacturer Part Number
Z8018008FSG
Description
IC 8MHZ Z180 CMOS ENH MPU 80-QFP
Manufacturer
Zilog
Datasheet

Specifications of Z8018008FSG

Processor Type
Z180
Features
8-Bit, Enhanced Z80 Megacell
Speed
8MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
80-BQFP
Processor Series
Z8018xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
8 MHz
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3882
Z8018008FSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8018008FSG
Manufacturer:
Zilog
Quantity:
10 000
Architecture
PS014004-1106
The Z180
system and I/O resources useful in a broad range of applications. The CPU core consists of
five functional blocks: clock generator, bus state controller, interrupt controller, memory
management unit (MMU), and the central processing unit (CPU). The integrated I/O
resources make up the remaining four function blocks: direct memory access (DMA) control
(2 channels), asynchronous serial communication interface (ASCI) 2 channels, programma-
ble reload timers (PRT) 2 channels, and a clock serial I/O (CSIO) channel.
Clock Generator—
external clock is divided by two or one and provided to both internal and external devices.
Bus State Controller—
associated with both the CPU and some on-chip peripherals. Included are wait-state timing,
reset cycles, DRAM refresh, and DMA bus exchanges.
Interrupt Controller—
external interrupts and traps to provide the correct responses from the CPU. To maintain
compatibility with the Z80
Memory Management Unit—
(logically only 64 KB) into the 1-MB addressing range supported by the Z80180. The orga-
nization of the MMU object code allows maintenance compatibility with the Z80 CPU,
while offering access to an extended memory space. This organization is achieved by using
an effective common area-banked area scheme.
Central Processing Unit—
compatible with the Z80 CPU. It also provides a superset of the Z80 instruction set, includ-
ing 8-bit multiply. The core is modified to allow many of the instructions to execute in fewer
clock cycles.
DMA Controller—
I/O devices. Transfer operations supported are memory-to-memory, memory to/from I/O,
and I/O-to-I/O. Transfer modes supported are request, burst, and cycle steal. DMA transfers
can access the full 1 MB address range with a block length up to 64 KB, and can cross over
64K boundaries.
Asynchronous Serial Communication Interface (ASC)—
individual full-duplex UARTs. Each channel includes a programmable baud rate generator
and modem control signals. The ASCI channels also support a multiprocessor
communication format as well as break detection and generation.
Programmable Reload Timers (PRT)—
containing a 16-bit counter (timer) and count reload register. The time base for the counters
is derived from the system clock (divided by 20) before reaching the counter. PRT channel 1
provides an optional output to allow for waveform generation.
®
combines a high-performance CPU core with a variety of
The DMA controller provides high speed transfers between memory and
Generates system clock from an external crystal or clock input. The
This logic monitors and prioritizes the variety of internal and
This logic performs all of the status and bus control activity
®
The CPU is microcoded to provide a core that is object-code
CPU, three different interrupts modes are supported.
The MMU allows you to map the memory used by the CPU
This logic consists of two separate channels, each
The ASCI logic provides two
Microprocessor Unit
Architecture
Z80180
13

Related parts for Z8018008FSG