MK60DX256ZVLL10 Freescale Semiconductor, MK60DX256ZVLL10 Datasheet - Page 30

KINETIS 256KFLEX ENET

MK60DX256ZVLL10

Manufacturer Part Number
MK60DX256ZVLL10
Description
KINETIS 256KFLEX ENET
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MK60DX256ZVLL10

Processor Series
K60
Core
ARM Cortex M4
Data Bus Width
16 bit
Program Memory Type
Flash
Program Memory Size
256 KB
Data Ram Size
128 KB
Interface Type
USB, CAN, SPI, I2C, UART
Maximum Clock Frequency
100 MHz
Number Of Programmable I/os
2
Number Of Timers
2
Operating Supply Voltage
1.71 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Package / Case
LQFP-100
Operating Temperature Range
- 40 C to + 105 C
Processor To Be Evaluated
MK60DX256ZVLL10
Supply Current (max)
185 mA
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK60DX256ZVLL10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Peripheral operating requirements and behaviors
1. The startup time is defined as the time between the IRC being enabled, either by the MCG or by the IRCLKEN bit being
2. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock
3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
4. The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation
30
f
dco_t_DMX3
t
Symbol
fll_acquire
J
J
t
J
J
f
pll_lock
set, and the first edge of the internal reference clock.
mode).
(Δf
D
acc_pll
pll_ref
cyc_pll
D
cyc_fll
acc_fll
f
I
I
vco
lock
pll
pll
2
unl
dco_t
) over voltage and temperature should be considered.
DCO output
frequency
FLL period jitter
FLL accumulated jitter of DCO output over a 1µs
time window
FLL target frequency acquisition time
VCO operating frequency
PLL operating current
PLL operating current
PLL reference frequency range
PLL period jitter (RMS)
PLL accumulated jitter over 1µs (RMS)
Lock entry frequency tolerance
Lock exit frequency tolerance
Lock detector detection time
Description
• PLL @ 96 MHz (f
• PLL @ 48 MHz (f
• f
• f
• f
• f
2 MHz, VDIV multiplier = 48)
2 MHz, VDIV multiplier = 24)
vco
vco
vco
vco
= 48 MHz
= 100 MHz
= 48 MHz
= 100 MHz
K60 Sub-Family Data Sheet Data Sheet, Rev. 5, 5/2011.
Table 15. MCG specifications (continued)
Mid-high range (DRS=10)
High range (DRS=11)
Low range (DRS=00)
osc_hi_1
osc_hi_1
Mid range (DRS=01)
1464 × f
2197 × f
2929 × f
732 × f
= 8 MHz, f
= 8 MHz, f
fll_ref
fll_ref
fll_ref
fll_ref
pll_ref
pll_ref
Preliminary
=
=
PLL
± 1.49
± 4.47
48.0
Min.
2.0
23.99
47.97
71.99
95.98
1060
1350
TBD
TBD
Typ.
600
120
600
50
1075(1/
± 2.98
± 5.97
0.15 +
f
Max.
TBD
TBD
pll_ref
100
4.0
1
Freescale Semiconductor, Inc.
)
MHz
MHz
MHz
MHz
MHz
MHz
Unit
ms
µA
µA
ms
ps
ps
ps
ps
ps
ps
%
%
Notes
5,
10
10
11
7
7
8
9
9
6

Related parts for MK60DX256ZVLL10