M95M02-DRMN6TP STMicroelectronics, M95M02-DRMN6TP Datasheet - Page 21

no-image

M95M02-DRMN6TP

Manufacturer Part Number
M95M02-DRMN6TP
Description
IC EEPROM SPI BUS 2MB 8SOIC
Manufacturer
STMicroelectronics
Series
-r
Datasheets

Specifications of M95M02-DRMN6TP

Mfg Application Notes
Make the Most of Serial EEPROMs AppNote
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2M (256K x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (0.154", 3.90mm Width)
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11405-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95M02-DRMN6TP
Manufacturer:
XILINX
Quantity:
200
Part Number:
M95M02-DRMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M95M02-DRMN6TP
Manufacturer:
ST
Quantity:
20 000
M95M02-DR
When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial
delivery state), it is possible to write to the Status Register provided that the Write Enable
Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless
of the whether Write Protect (W) is driven high or low.
When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two
cases need to be considered, depending on the state of Write Protect (W):
Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be
entered:
The only way to exit the Hardware Protected Mode (HPM) once entered is to pull Write
Protect (W) high.
If Write Protect (W) is permanently tied high, the Hardware Protected Mode (HPM) can
never be activated, and only the Software Protected Mode (SPM), using the Block Protect
(BP1, BP0) bits of the Status Register, can be used.
If Write Protect (W) is driven high, it is possible to write to the Status Register provided
that the Write Enable Latch (WEL) bit has previously been set by a Write Enable
(WREN) instruction.
If Write Protect (W) is driven low, it is not possible to write to the Status Register even if
the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN)
instruction. (Attempts to write to the Status Register are rejected, and are not accepted
for execution). As a consequence, all the data bytes in the memory area that are
software protected (SPM) by the Block Protect (BP1, BP0) bits of the Status Register,
are also hardware protected against data modification.
by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W)
low
or by driving Write Protect (W) low after setting the Status Register Write Disable
(SRWD) bit.
Doc ID 18203 Rev 4
Instructions
21/40

Related parts for M95M02-DRMN6TP