M95M02-DRMN6TP STMicroelectronics, M95M02-DRMN6TP Datasheet - Page 29

no-image

M95M02-DRMN6TP

Manufacturer Part Number
M95M02-DRMN6TP
Description
IC EEPROM SPI BUS 2MB 8SOIC
Manufacturer
STMicroelectronics
Series
-r
Datasheets

Specifications of M95M02-DRMN6TP

Mfg Application Notes
Make the Most of Serial EEPROMs AppNote
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2M (256K x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (0.154", 3.90mm Width)
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11405-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95M02-DRMN6TP
Manufacturer:
XILINX
Quantity:
200
Part Number:
M95M02-DRMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M95M02-DRMN6TP
Manufacturer:
ST
Quantity:
20 000
M95M02-DR
7
8
8.1
8.2
ECC (error correction code) and write cycling
The M95M02-DR devices offer an ECC (error correction code) logic which compares each
4-byte word with its associated 6 EEPROM bits of ECC. As a result, if a single bit out of 4
bytes of data happens to be erroneous during a read operation, the ECC detects it and
replaces it by the correct value. The read reliability is therefore much improved by the use of
this feature.
Note, however, that even if a single byte has to be written, 4 bytes are internally modified
(plus the ECC bits), that is, the addressed byte is cycled together with the other three bytes
making up the word. It is therefore recommended to write data by word (4 bytes) at address
4*N (where N is an integer) in order to benefit from the larger amount of Write cycles.
Those devices are qualified at 1 million (1 000 000) write cycles, using a cycling routine that
writes to the device by multiples of 4-byte packets.
Power-up and delivery state
Power-up state
After power-up, the device is in the following state:
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array set at all 1s (FFh). The Status Register Write
Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Standby Power mode
Deselected (after power-up, a falling edge is required on Chip Select (S) before any
instructions can be started).
Not in the Hold condition
Write Enable Latch (WEL) is reset to 0
Write In Progress (WIP) is reset to 0
Doc ID 18203 Rev 4
ECC (error correction code) and write cycling
29/40

Related parts for M95M02-DRMN6TP