LFE3-95EA-8FN672I Lattice, LFE3-95EA-8FN672I Datasheet - Page 5

no-image

LFE3-95EA-8FN672I

Manufacturer Part Number
LFE3-95EA-8FN672I
Description
IC FPGA 92KLUTS 380I/O 672-BGA
Manufacturer
Lattice
Datasheet

Specifications of LFE3-95EA-8FN672I

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE3-95EA-8FN672I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 2-1. Simplified Block Diagram, LatticeECP3-35 Device (Top Level)
PFU Blocks
The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF.
The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF
blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remain-
der of this data sheet will use the term PFU to refer to both PFU and PFF blocks.
Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains
two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs
associated with each PFU block.
JTAG
Enhanced DSP
Slices: Multiply,
Accumulate and ALU
sysCLOCK
PLLs & DLLs:
Frequency Synthesis
and Clock Alignment
sysMEM Block
RAM: 18Kbit
Programmable
Function Units:
Up to 149K LUTs
Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.
sysIO
Bank
7
sysIO Bank 6
Bank 0
sysIO
SERDES/PCS
CH 3
SERDES/PCS
CH 2
2-2
SERDES/PCS
CH 1
SERDES/PCS
Bank 1
sysIO
CH 0
LatticeECP3 Family Data Sheet
3.2Gbps SERDES
sysIO Bank 3
sysIO
Bank
2
Configuration Logic:
Dual-boot, Encryption
and Transparent Updates
On-chip Oscillator
Pre-engineered Source
Synchronous Support:
DDR3 - 800Mbps
Generic - Up to 1Gbps
Flexible sysIO:
LVCMOS, HSTL,
SSTL, LVDS
Up to 486 I/Os
Flexible Routing:
Optimized for speed
and routability
Architecture

Related parts for LFE3-95EA-8FN672I