MC9S08JM16CGTE FREESCALE [Freescale Semiconductor, Inc], MC9S08JM16CGTE Datasheet - Page 87

no-image

MC9S08JM16CGTE

Manufacturer Part Number
MC9S08JM16CGTE
Description
Microcontrollers
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
PTDDD[7, 2:0]
6.5.7
Port D parallel I/O function is controlled by the registers listed below.
Freescale Semiconductor
PTDD[7, 2:0]
Reset
Reset
7, 2:0
7, 2:0
Field
Field
W
W
R
R
PTDDD7
PTDD7
Port D I/O Registers (PTDD and PTDDD)
Port D Data Register Bits — For port D pins that are inputs, reads return the logic level on the pin. For port D
pins that are configured as outputs, reads return the last value written to this register.
Writes are latched into all bits of this register. For port D pins that are configured as outputs, the logic level is
driven out the corresponding MCU pin.
Reset forces PTDD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures
all port pins as high-impedance inputs with pullups disabled.
0
0
7
7
Data Direction for Port D Bits — These read/write bits control the direction of port D pins and what is read for
PTDD reads.
0 Input (output driver disabled) and reads return the pin value.
1 Output driver enabled for port D bit n and PTDD reads return the contents of PTDDn.
0
0
6
6
Table 6-17. PTDDD Register Field Descriptions
Figure 6-18. Data Direction for Port D (PTDDD)
Table 6-16. PTDD Register Field Descriptions
Figure 6-17. Port D Data Register (PTDD)
MC9S08JM16 Series Data Sheet, Rev. 2
0
0
5
5
0
0
4
4
Description
Description
3
0
3
0
PTDDD2
PTDD2
0
0
2
2
Chapter 6 Parallel Input/Output
PTDDD1
PTDD1
0
0
1
1
PTDDD0
PTDD0
0
0
0
0
87

Related parts for MC9S08JM16CGTE