M30840SGP#U5 Renesas Electronics America, M30840SGP#U5 Datasheet - Page 110

IC M32C/84 MCU ROMLESS 100LQFP

M30840SGP#U5

Manufacturer Part Number
M30840SGP#U5
Description
IC M32C/84 MCU ROMLESS 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheet

Specifications of M30840SGP#U5

Core Processor
M32C/80
Core Size
16/32-Bit
Speed
32MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, PWM, WDT
Number Of I /o
45
Program Memory Type
ROMless
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30840SGP#U5M30840SGP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30840SGP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M
R
R
e
E
3
. v
J
2
Figure 9.6 TCSPR and CPSRF Registers
0
C
1
9
8 /
0 .
B
0
1
4
0
G
3
J
6
u
o r
0 -
. l
Clock Prescaler Reset Flag
Count Source Prescaler Register
b7
b7
u
NOTES:
0
1
p
, 7
0
b6
b6
1
1. Rewrite the CNT3 to CNT0 bits after the CST bit is set to "0".
2. Value of the TCSPR register is not reset by software reset or watchdog timer reset.
(
2
M
b5
0
b5
3
0
2
5
b4
b4
C
8 /
b3
Page 87
b3
, 4
b2
b2
M
3
b1
b1
2
C
b0
b0
8 /
f o
4
(b6 - b0)
4
(b6 - b4)
Symbol
CPSR
) T
Symbol
CNT0
CNT1
CNT2
CNT3
9
CST
Bit
5
Bit
Symbol
CPSRF
Symbol
TCSPR
Clock Prescaler Reset
Flag
Nothing is assigned. When write, set to "0".
When read, its content is indeterminate.
Division Rate
Select Bit
Reserved Bit
Operation Enable Bit
Bit Name
Bit Name
(1)
Address
0341
Address
035F
16
16
When the CPSR bit is set to "1", f
divided by 32 is reset.
When read, its content is "0".
If setting value is n, f
main clock, on-chip oscillator clock
or PLL clock divided by 2n.
When n is set to "0", no division is
selected.
0: Divider stops
1: Divider starts
When read,
its content is indeterminate
After Reset
0XXX XXXX
After Reset
0XXX 0000
Function
Function
2n
(2)
2
2
is the
9. Clock Generation Circuit
C
RW
RW
RW
RW
RW
RW
RW
RW
RW
RO

Related parts for M30840SGP#U5