PI7C21P100BEVB Pericom Semiconductor, PI7C21P100BEVB Datasheet - Page 54

no-image

PI7C21P100BEVB

Manufacturer Part Number
PI7C21P100BEVB
Description
MCU, MPU & DSP Development Tools 3 Port PCI Bridge Eval Brd
Manufacturer
Pericom Semiconductor
Datasheets

Specifications of PI7C21P100BEVB

Lead Free Status / RoHS Status
Not Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Not Compliant
8.1.38
8.1.39
EXTENDED CHIP CONTROL REGISTER 2 – OFFSET 48h
ARBITER MODE REGISTER – OFFSET 50h
BIT
3
2
1:0
BIT
11:10
9:8
BIT
15:8
7
6
5:2
FUNCTION
Upstream Memory Read
Prefetching Dynamic
Control
Downstream Memory
Read Prefetching
Dynamic Control
RESERVED
FUNCTION
Minimum Free Space in
Memory Data FIFO
Control (Secondary)
Minimum Free Space in
Memory Data FIFO
Control (Primary)
FUNCTION
Arbiter Fairness
Counter
GNT# Output Toggling
Enable
Broken Master Refresh
RESERVED
TYPE
TYPE
TYPE
RW
RW
RO
RW
RW
RW
RW
RW
RO
Page 54 of 79
DESCRIPTION
Upstream Memory Read Prefetching Dynamic Control
0: Enable upstream memory read prefetching dynamic control
1: Disable upstream memory read prefetching dynamic control
Reset to 0
(Described in section 4.3.6)
Downstream Memory Read Prefetching Dynamic Control
0: Enable downstream memory read prefetching dynamic control
1: Disable downstream memory read prefetching dynamic control
Reset to 0
(Described in section 4.3.6)
Reserved. Returns 00 when read.
DESCRIPTION
Minimum Free Space in Memory Data FIFO Control
(Secondary)
Selects the minimum free space in the memory data FIFO to accept
memory writes on the secondary bus in PCI-X mode
00: 128 bytes of free space to accept memory writes
01: 256 bytes of free space to accept memory writes
10: 512 bytes of free space to accept memory writes
11: 128 bytes of free space to accept memory writes
Reset to 00
Minimum Free Space in Memory Data FIFO Control (Primary)
Selects the minimum free space in the memory data FIFO to accept
memory writes on the primary bus in PCI-X mode
00: 128 bytes of free space to accept memory writes
01: 256 bytes of free space to accept memory writes
10: 512 bytes of free space to accept memory writes
11: 128 bytes of free space to accept memory writes
Reset to 00
DESCRIPTION
Arbiter Fairness Counter
These bits are the initialization value of a counter used by the internal
arbiter. It controls the number of PCI bus cycles that the arbiter holds
a device’s PCI bus grant active after detecting a PCI bus request from
another device. The counter is reloaded whenever a new PCI bus
grant is asserted. For every new PCI bus grant, the counter is armed
to decrement when it detects the de-assertion of FRAME#. If the
arbiter fairness counter is set to 00h, the arbiter will not remove a
device’s PCI bus grant until the device has de-asserted its PCI bus
request.
Reset to 08h
GNT# Output Toggling Enable
0: GNT# not de-asserted after granted master asserts FRAME#
1: GNT# de-asserts for 1 clock after 2 clocks from the granted master
asserting FRAME#.
Reset to 0
Broken Master Refresh
0: A broken master will be ignored forever except when it de-asserts
its REQ# for at least 1 clock
1: Refresh broken master state after all other masters have been
served once.
Reset to 0
Reserved. Returns 0000 when read.
2-PORT PCI-X TO PCI-X BRIDGE
November 2005 – Revision 1.02
PI7C21P100B