NH82801FBM S L89K Intel, NH82801FBM S L89K Datasheet - Page 395

no-image

NH82801FBM S L89K

Manufacturer Part Number
NH82801FBM S L89K
Description
Manufacturer
Intel
Datasheet

Specifications of NH82801FBM S L89K

Lead Free Status / RoHS Status
Compliant
10.8.1.2
Intel
®
I/O Controller Hub 6 (ICH6) Family Datasheet
GEN_PMCON_2—General PM Configuration 2 Register
(PM—D31:F0)
Offset Address:
Default Value:
Lockable:
Bit
6:5
7
4
3
DRAM Initialization Bit — R/W. This bit does not effect hardware functionality in any way. BIOS is
expected to set this bit prior to starting the DRAM initialization sequence and to clear this bit after
completing the DRAM initialization sequence. BIOS can detect that a DRAM initialization sequence
was interrupted by a reset by reading this bit during the boot sequence.
CPU PLL Lock Time (CPLT) — R/W. This field indicates the amount of time that the processor
needs to lock its PLLs. This is used wherever timing t270
00 = min 30.7 µs (Default)
01 = min 61.4 µs
10 = min 122.8 µs
11 = min 245.6 µs
It is the responsibility of the BIOS to program the correct value in this field prior to the first transition
to C3 or C4 states (or performing Intel SpeedStep
NOTE: The new DPSLP-TO-SLP bits (D31:F0:AAh, bits 1:0) act as an override to these bits.
NOTE: These bits are not cleared by any type of reset except RSMRST# or a CF9 write
System Reset Status (SRS) — R/WC. Software clears this bit by writing a 1 to it.
0 = SYS_RESET# button Not pressed.
1 = ICH6 sets this bit when the SYS_RESET# button is pressed. BIOS is expected to read this bit
NOTE: This bit is also reset by RSMRST# and CF9h resets.
CPU Thermal Trip Status (CTS) — R/WC.
0 = Software clears this bit by writing a 1 to it.
1 = This bit is set when PLTRST# is inactive and THRMTRIP# goes active while the system is in an
NOTES:
1. This bit is also reset by RSMRST#, and CF9h resets. It is not reset by the shutdown and reboot
2. The CF9h reset in the description refers to CF9h type core well reset which includes SYS_RST#,
• If the bit is 1, then the DRAM initialization was interrupted.
• This bit is reset by the assertion of the RSMRST# pin.
associated with the CPUTHRMTRIP# event.
PWROK/VRMPWRGD low, SMBus hard reset, TCO Timeout. This type of reset will clear CTS
bit.
and clear it, if it is set.
S0 or S1 state.
A2h
00h
No
Description
LPC Interface Bridge Registers (D31:F0)
Attribute:
Size:
Usage:
Power Well:
®
technology transitions).
(Chapter
22) applies.
R/W, R/WC
8-bit
ACPI, Legacy
Resume
395

Related parts for NH82801FBM S L89K