MC68SEC000AA16 Freescale Semiconductor, MC68SEC000AA16 Datasheet - Page 81

IC MPU 32BIT 16MHZ 64-QFP

MC68SEC000AA16

Manufacturer Part Number
MC68SEC000AA16
Description
IC MPU 32BIT 16MHZ 64-QFP
Manufacturer
Freescale Semiconductor
Series
M68000r
Datasheets

Specifications of MC68SEC000AA16

Processor Type
M680x0 32-Bit
Speed
16MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
64-QFP
Processor Series
M680xx
Core
CPU32
Maximum Clock Frequency
16 MHz
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Core Size
32 Bit
Cpu Speed
16MHz
Digital Ic Case Style
QFP
No. Of Pins
64
Supply Voltage Range
5V
Operating Temperature Range
0°C To +70°C
Frequency Typ
20MHz
Filter Terminals
SMD
Rohs Compliant
Yes
Clock Frequency
16MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68SEC000AA16
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68SEC000AA16
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68SEC000AA16R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Complete this 2-step reset sequence to service the COP timer:
Performing instructions between these two steps is possible as long
as both steps are completed in the correct sequence before the timer times out.
5.2.4 Clock Monitor Reset
The clock monitor circuit is based on an internal resistor capacitor (RC) time delay. If no MCU clock edges
are detected within this RC time delay, the clock monitor can optionally generate a system reset. The
clock monitor function is enabled or disabled by the CME control bit in the OPTION register. The presence
of a timeout is determined by the RC delay, which allows the clock monitor to operate without any MCU
clocks.
Clock monitor is used as a backup for the COP system. Because the COP needs a clock to function, it is
disabled when the clock stops. Therefore, the clock monitor system can detect clock failures not detected
by the COP system.
Semiconductor wafer processing causes variations of the RC timeout values between individual devices.
An E-clock frequency below 10 kHz is detected as a clock monitor error. An E-clock frequency of 200 kHz
or more prevents clock monitor errors. Using the clock monitor function when the E-clock is below 200
kHz is not recommended.
Special considerations are needed when a STOP instruction is executed and the clock monitor is enabled.
Because the STOP function causes the clocks to be halted, the clock monitor function generates a reset
sequence if it is enabled at the time the stop mode was initiated. Before executing a STOP instruction,
clear the CME bit in the OPTION register to 0 to disable the clock monitor. After recovery from STOP, set
the CME bit to logic 1 to enable the clock monitor. Alternatively, executing a STOP instruction with the
CME bit set to logic 1 can be used as a software initiated reset.
Freescale Semiconductor
1. Write $55 to COPRST to arm the COP timer clearing mechanism.
2. Write $AA to COPRST to clear the COP timer.
Address
Reset:
Read:
Write:
Figure 5-1. Arm/Reset COP Timer Circuitry Register (COPRST)
$103A
BIT 7
Bit 7
0
BIT 6
0
6
M68HC11E Family Data Sheet, Rev. 5.1
BIT 5
5
0
BIT 4
4
0
BIT 3
3
0
BIT 2
2
0
BIT 1
1
0
BIT 0
Bit 0
0
Resets
81

Related parts for MC68SEC000AA16