CX28229G-14 Mindspeed Technologies, CX28229G-14 Datasheet - Page 138

no-image

CX28229G-14

Manufacturer Part Number
CX28229G-14
Description
ATM IMA 800Mbps 1.8V/3.3V 256-Pin BGA
Manufacturer
Mindspeed Technologies
Datasheet

Specifications of CX28229G-14

Package
256BGA
Utopia Type
Level 2
Typical Operating Supply Voltage
1.8|3.3 V
Minimum Operating Supply Voltage
1.71|3 V
Maximum Operating Supply Voltage
1.89|3.6 V
Maximum Output Rate
800 Mbps

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CX28229G-14
Manufacturer:
MNDSPEED
Quantity:
16
Registers
7-38
Bit
Bit
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
Default
Default
0
0
0
0
0
0
0
0
0
1
1
0
1
0
1
0
0x09—HDRFIELD (Header Field Control Register)
0x0A—IDLPAY (Transmit Idle Cell Payload Control Register)
InsGFC
InsVPI
InsVCI
InsPT
InsCLP
IdlPay[7]
IdlPay[6]
IdlPay[5]
IdlPay[4]
IdlPay[3]
IdlPay[2]
IdlPay[1]
IdlPay[0]
The HDRFIELD register controls the header insertion elements.
The IDLPAY register contains the transmit idle cell payload.
Name
Name
Mindspeed Technologies
Reserved, write to a logical 0.
Reserved, write to a logical 0.
Reserved, write to a logical 0.
When written to a logical 1, this bit inserts a Generic Flow Control (GFC) field in the
outgoing header from the TXHDR registers. When written to a logical 0, the GFC
field is not changed prior to transmission.
When written to a logical 1, this bit inserts a Virtual Path Identifier (VPI) field in the
outgoing header from the TXHDR registers. When written to a logical 0, the VPI field
is not changed prior to transmission.
When written to a logical 1, this bit inserts a Virtual Channel Identifier (VCI) field in
the outgoing header from the TXHDR registers. When written to a logical 0, the VCI
field is not changed prior to transmission.
When written to a logical 1, this bit inserts a Payload Type (PT) field in the outgoing
header from the TXHDR registers. When written to a logical 0, the PT field is not
changed prior to transmission.
When written to a logical 1, this bit inserts a Cell Loss Priority (CLP) bit in the
outgoing header from the TXHDR registers. When written to a logical 0, the CLP
field is not changed prior to transmission.
These bits hold the Transmit Idle Cell Payload values for outgoing idle cells.
Description
Description
CX28224/5/9 Data Sheet
28229-DSH-001-D

Related parts for CX28229G-14