XC3S100E Xilinx Corp., XC3S100E Datasheet - Page 180

no-image

XC3S100E

Manufacturer Part Number
XC3S100E
Description
Spartan-3e Fpga Family Complete Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S100E
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CP132C
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CP132I
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CPG132C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S100E-4CPG132C
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4CPG132C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S100E-4CPG132C
0
Part Number:
XC3S100E-4TQ144C
Manufacturer:
XILINX
Quantity:
57
Part Number:
XC3S100E-4TQ144I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX
Quantity:
308
Pinout Descriptions
TQ144: 144-lead Thin Quad Flat Package
The XC3S100E and the XC3S250E FPGAs are available in
the 144-lead thin quad flat package, TQ144. Both devices
share a common footprint for this package as shown in
Table 136
Table 136
bank number and then by pin name of the largest device.
Pins that form a differential I/O pair appear together in the
table. The table also shows the pin number for each pin and
the pin type, as defined earlier.
Pinout Table
Table 136: TQ144 Package Pinout
180
Bank
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
and
lists all the package pins. They are sorted by
IO
IO/VREF_0
IO_L01N_0
IO_L01P_0
IO_L02N_0
IO_L02P_0
IO_L04N_0/GCLK5
IO_L04P_0/GCLK4
IO_L05N_0/GCLK7
IO_L05P_0/GCLK6
IO_L07N_0/GCLK11
IO_L07P_0/GCLK10
IO_L08N_0/VREF_0
IO_L08P_0
IO_L09N_0
IO_L09P_0
IO_L10N_0/HSWAP
IO_L10P_0
IP
IP
IP
IP
IP_L03N_0
IP_L03P_0
IP_L06N_0/GCLK9
IP_L06P_0/GCLK8
VCCO_0
VCCO_0
IO/A0
IO/VREF_1
IO_L01N_1/A15
Figure
XC3S100E Pin Name
83.
IO
IO/VREF_0
IO_L01N_0
IO_L01P_0
IO_L02N_0
IO_L02P_0
IO_L04N_0/GCLK5
IO_L04P_0/GCLK4
IO_L05N_0/GCLK7
IO_L05P_0/GCLK6
IO_L07N_0/GCLK11
IO_L07P_0/GCLK10
IO_L08N_0/VREF_0
IO_L08P_0
IO_L09N_0
IO_L09P_0
IO_L10N_0/HSWAP
IO_L10P_0
IP
IP
IP
IP
IP_L03N_0
IP_L03P_0
IP_L06N_0/GCLK9
IP_L06P_0/GCLK8
VCCO_0
VCCO_0
IO/A0
IO/VREF_1
IO_L01N_1/A15
www.xilinx.com
XC3S250E Pin Name
The TQ144 package only supports 20 address output pins
in the Byte-wide Peripheral Interface (BPI) configuration
mode. In larger packages, there are 24 BPI address out-
puts.
An electronic version of this package pinout table and foot-
print diagram is available for download from the Xilinx web
site at
http://www.xilinx.com/bvdocs/publications/s3e_pin.zip
TQ144 Pin
P132
P124
P113
P112
P117
P116
P123
P122
P126
P125
P131
P130
P135
P134
P140
P139
P143
P142
P114
P136
P141
P120
P119
P129
P128
P121
P138
P111
P98
P83
P75
DS312-4 (v3.6) May 29, 2007
Product Specification
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
VCCO
VCCO
VREF
GCLK
GCLK
GCLK
GCLK
GCLK
GCLK
VREF
DUAL
GCLK
GCLK
DUAL
VREF
DUAL
Type
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
.
R

Related parts for XC3S100E