MT9VDDT6472HY-40B Micron Semiconductor Products, MT9VDDT6472HY-40B Datasheet - Page 11

no-image

MT9VDDT6472HY-40B

Manufacturer Part Number
MT9VDDT6472HY-40B
Description
256mb, 512mb, 1gb X72, Ecc, Sr 200-pin Ddr Sodimm
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9VDDT6472HY-40BJ1
Manufacturer:
MICRON
Quantity:
2 000
Commands
Operation Truth Table, provide a general reference of
available commands. For a more detailed description
Table 8:
CKE is HIGH for all commands shown except SELF REFRESH; all states and sequences not shown are illegal or reserved
NOTE:
Table 9:
Used to mask write data; provided coincident with the corresponding data
pdf: 09005aef811d6080, source: 09005aef806e057b
DDA9C32_64_128x72HG.fm - Rev. B 06/05 EN
NAME (FUNCTION)
NAME (FUNCTION)
DESELECT (NOP)
NO OPERATION (NOP)
ACTIVE (Select bank and activate row)
READ (Select bank and column, and start READ burst)
WRITE (Select bank and column, and start WRITE burst)
BURST TERMINATE
PRECHARGE (Deactivate row in bank or banks)
AUTO REFRESH or SELF REFRESH
(Enter self refresh mode)
LOAD MODE REGISTER
WRITE Enable
WRITE Inhibit
1. DESELECT and NOP are functionally interchangeable.
2. BA0–BA1 provide device bank address and A0–A12 (256MB, 512MB) or A0–A13 (1GB) provide row address.
3. BA0–BA1 provide device bank address; A0–A9 (256MB) or A0–A9,11 (512MB, 1GB), provide column address; A10 HIGH
4. Applies only to read bursts with auto precharge disabled; this command is undefined (and should not be used) for READ
5. A10 LOW: BA0–BA1 determine which device bank is precharged. A10 HIGH: all device banks are precharged and BA0-
6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
7. Internal refresh counter controls row addressing; all inputs and I/Os are “Don’t Care” except for CKE.
8. BA0–BA1 select either the mode register or the extended mode register (BA0 = 0, BA1 = 0 select the mode register; BA0
Table 8, Commands Truth Table, and Table 9, DM
enables the auto precharge feature (nonpersistent), and A10 LOW disables the auto precharge feature.
bursts with auto precharge enabled and for WRITE bursts.
BA1 are “Don’t Care.”
= 1, BA1 = 0 select extended mode register; other combinations of BA0–BA1 are reserved). A0–A12 (256MB, 512MB) or
A0–A13 (1GB) provide the op-code to be written to the selected mode register.
Commands Truth Table
DM Operation Truth Table
256MB, 512MB, 1GB (x72, ECC, SR)
11
CS#
H
L
L
L
L
L
L
L
L
of commands and operations, refer to the 256Mb,
512Mb, or 1Gb DDR SDRAM component data sheets.
RAS#
Micron Technology, Inc., reserves the right to change products or specifications without notice.
X
H
H
H
H
L
L
L
L
CAS# WE#
X
H
H
H
H
L
L
L
L
200-PIN DDR SODIMM
H
H
H
H
X
L
L
L
L
ADDRESS
Bank/Row
Bank/Col
Bank/Col
Op-Code
©2005 Micron Technology, Inc. All rights reserved.
Code
DM
H
L
X
X
X
X
NOTES
Valid
DQS
6, 7
1
1
2
4
5
8
X
3
3

Related parts for MT9VDDT6472HY-40B