MT9VDDT6472HY-40B Micron Semiconductor Products, MT9VDDT6472HY-40B Datasheet - Page 23

no-image

MT9VDDT6472HY-40B

Manufacturer Part Number
MT9VDDT6472HY-40B
Description
256mb, 512mb, 1gb X72, Ecc, Sr 200-pin Ddr Sodimm
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9VDDT6472HY-40BJ1
Manufacturer:
MICRON
Quantity:
2 000
SPD Clock and Data Conventions
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (as
shown in Figure 11, Data Validity, and Figure 12, Defi-
nition of Start and Stop).
SPD Start Condition
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has
been met.
SPD Stop Condition
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
pdf: 09005aef811d6080, source: 09005aef806e057b
DDA9C32_64_128x72HG.fm - Rev. B 06/05 EN
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
SDA
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop condi-
Figure 11: Data Validity
DATA STABLE
Figure 13: Acknowledge Response From Receiver
DATA
CHANGE
DATA STABLE
256MB, 512MB, 1GB (x72, ECC, SR)
23
SPD Acknowledge
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (as shown in Fig-
ure 13, Acknowledge Response From Receiver).
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line
and monitor the line for an acknowledge. If an
acknowledge is detected and no stop condition is gen-
erated by the master, the slave will continue to trans-
mit data. If an acknowledge is not detected, the slave
will terminate further data transmissions and await
the stop condition to return to standby power mode.
SDA
Figure 12: Definition of Start and Stop
SCL
Acknowledge is a software convention used to indi-
The SPD device will always respond with an
Micron Technology, Inc., reserves the right to change products or specifications without notice.
START
BIT
200-PIN DDR SODIMM
8
©2005 Micron Technology, Inc. All rights reserved.
Acknowledge
9
STOP
BIT

Related parts for MT9VDDT6472HY-40B