upd78f0103hmca1-5a4-a Renesas Electronics Corporation., upd78f0103hmca1-5a4-a Datasheet - Page 214

no-image

upd78f0103hmca1-5a4-a

Manufacturer Part Number
upd78f0103hmca1-5a4-a
Description
8-bit Single-chip Microcontrollers
Manufacturer
Renesas Electronics Corporation.
Datasheet
214
1. Stop bit length: 1
2. Stop bit length: 2
(c) Transmission
The T
register 0 (ASIM0) is set to 1.
Transmission can be started by writing transmit data to transmit shift register 0 (TXS0). The start bit, parity
bit, and stop bit are automatically appended to the data.
When transmission is started, the start bit is output from the T
order starting from the LSB. When transmission is completed, the parity and stop bits set by ASIM0 are
appended and a transmission completion interrupt request (INTST0) is generated.
Transmission is stopped until the data to be transmitted next is written to TXS0.
Figure 11-8 shows the timing of the transmission completion interrupt request (INTST0). This interrupt
occurs as soon as the last stop bit has been output.
Caution After transmit data is written to TXS0, do not write the next transmit data before the
T
T
X
X
D0 (output)
D0 (output)
X
INTST0
INTST0
D0 pin outputs a high level when bit 7 (POWER0) of asynchronous serial interface operation mode
CHAPTER 11 SERIAL INTERFACE UART0 (
transmission completion interrupt signal (INTST0) is generated.
Figure 11-8. Transmission Completion Interrupt Request Timing
Start
Start
D0
D0
If bit 6 (TXE0) of ASIM0 is then set to 1, transmission is enabled.
User’s Manual U16846EJ3V0UD
D1
D1
D2
D2
PD78F0102H AND 78F0103H ONLY)
D6
D6
X
D0 pin, followed by the rest of the data in
D7
D7
Parity
Parity
Stop
Stop

Related parts for upd78f0103hmca1-5a4-a