mt48h16m32lfcm-75-it Micron Semiconductor Products, mt48h16m32lfcm-75-it Datasheet - Page 24

no-image

mt48h16m32lfcm-75-it

Manufacturer Part Number
mt48h16m32lfcm-75-it
Description
512mb 32 Meg X 16, 16 Meg X 32 Mobile Sdram Features
Manufacturer
Micron Semiconductor Products
Datasheet
Functional Description
PDF: 09005aef82ea3742/Source: 09005aef82ea3752
sdr_mobile_sdram_cmd_op_timing_dia_fr4.08__4.fm - Rev. B 4/08 EN
Mobile SDRAMs are quad-bank DRAMs that operate at 1.8V and include a synchronous
interface. All signals are registered on the positive edge of the clock signal, CLK.
Read and write accesses to SDRAMs are burst oriented; accesses start at a selected loca-
tion and continue for a programmed number of locations in a programmed sequence.
Accesses begin with the registration of an ACTIVE command, that is followed by a READ
or WRITE command. The address bits registered coincident with the ACTIVE command
are used to select the bank and row to be accessed (BA0 and BA1 select the bank). The
address bits registered coincident with the READ or WRITE command are used to select
the starting column location for the burst access.
Mobile SDRAMs provide for programmable read or write burst lengths. An auto-
precharge function may be enabled to provide a self-timed row precharge that is initi-
ated at the end of the burst sequence.
Mobile SDRAMs use an internal pipelined architecture to achieve high-speed operation.
This architecture enables changing the column address on every clock cycle to achieve a
high-speed, fully random access. Precharging one bank while accessing one of the other
three banks will hide the precharge cycles and provide seamless high-speed, random-
access operation.
Mobile SDRAMs are designed to operate in 1.8V memory systems. An auto refresh mode
is provided, along with power-saving, power-down, and deep power-down modes. All
inputs and outputs are LVTTL-compatible.
Mobile SDRAMs offer substantial advances in DRAM operating performance, including
the ability to synchronously burst data at a high data rate with automatic column-
address generation, the ability to interleave between internal banks in order to hide
precharge time, and the capability to randomly change column addresses on each clock
cycle during a burst access.
24
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Functional Description
©2007 Micron Technology, Inc. All rights reserved.
SDR Mobile SDRAM

Related parts for mt48h16m32lfcm-75-it