mt47h64m16hw-3 Micron Semiconductor Products, mt47h64m16hw-3 Datasheet - Page 108
mt47h64m16hw-3
Manufacturer Part Number
mt47h64m16hw-3
Description
1gb X4, X8, X16 Ddr2 Sdram
Manufacturer
Micron Semiconductor Products
Datasheet
1.MT47H64M16HW-3.pdf
(125 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
mt47h64m16hw-3 IT:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
mt47h64m16hw-3:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
REFRESH
Figure 69:
Bank address
PDF: 09005aef8117c187/Source: 09005aef821aed36
DDR2_x4x8x16_Core2.fm - 1Gb DDR2: Rev. N; Core DDR2: Rev. C 4/08 EN
DQS, DQS# 4
Command
Address
DM 4
DQ 4
CK#
CKE
A10
CK
NOP 1
Refresh Mode
T0
Notes:
One bank
All banks
Bank(s) 3
PRE
T1
The commercial temperature DDR2 SDRAM requires REFRESH cycles at an average
interval of 7.8125µs (MAX) and all rows in all banks must be refreshed at least once every
64ms. The refresh period begins when the REFRESH command is registered and ends
t
+85°C.
1. NOP commands are shown for ease of illustration; other valid commands may be possible at
2. The second REFRESH is not required and is only shown as an example of two back-to-back
3. “Don’t Care” if A10 is HIGH at this point; A10 must be HIGH if more than one bank is active
4. DM, DQ, and DQS signals are all “Don’t Care”/High-Z for operations shown.
RFC (MIN) later. The average interval must be reduced to 3.9µs (MAX) when T
these times. CKE must be active during clock positive transitions.
REFRESH commands.
(must precharge all active banks).
t CK
NOP 1
T2
t CH
t RP
t CL
NOP 1
T3
108
REF
T4
t RFC (MIN)
Micron Technology, Inc., reserves the right to change products or specifications without notice.
NOP 1
Ta0
1Gb: x4, x8, x16 DDR2 SDRAM
Ta1
REF 2
Indicates A Break in
Time Scale
NOP 1
Tb0
©2003 Micron Technology, Inc. All rights reserved.
t RFC 2
NOP 1
Tb1
Operations
C
Don’t Care
exceeds
Tb2
ACT
RA
RA
BA