k4j55323qg Samsung Semiconductor, Inc., k4j55323qg Datasheet - Page 13

no-image

k4j55323qg

Manufacturer Part Number
k4j55323qg
Description
256mbit Gddr3 Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
k4j55323qg-BC12
Quantity:
500
Part Number:
k4j55323qg-BC14
Manufacturer:
SAMSUNG
Quantity:
25 520
Part Number:
k4j55323qg-BC14
Quantity:
5 510
Part Number:
k4j55323qg-BC14
Manufacturer:
AVAGO
Quantity:
4 300
Part Number:
k4j55323qg-BC14
Manufacturer:
SAMSUNG
Quantity:
983
Part Number:
k4j55323qg-BC16
Manufacturer:
SAMSUNG
Quantity:
25 540
K4J55323QG
TEST MODE
A11 set to the desired values. Test mode is entered by issuing a MODE REGISTER SET command with bit A7 set to one, and bits A0-
A6 and A8-A11 set to the desired values. Test mode functions are specific to each Dram Manufacturer and its exact functions are hidden
from the user.
DLL RESET
A11 set to the desired values. A DLL reset is initiated by issuing a MODE REGISTER SET command with bit A8 set to one, and bits A0-
A7 and A9-A11 set to the desired values. When a DLL Reset is complete the GDDR3 SDRAM reset bit 8 of the mode register to a zero.
After DLL Reset MRS, Power down can not be issued within 10 clock.
be disabled first before the frequency changed and then change the clock frequency as needed. After the clock frequency changed,
there needed some time till clock become stable and then enable the DLL and then 20K cycle required to lock the DLL
The normal operating mode is selected by issuing a MODE REGISTER SET command with bits A7 set to zero, and bits A0-A6 and A8-
The normal operating mode is selected by issuing a MODE REGISTER SET command with bit A7 set to zero, and bits A0-A6 and A8-
Command
In case the clock frequency need to be changed after the power-up, 256Mb GDDR3 doesn’t require DLL reset. Instead, DLL should
Clock frequency change sequence after the power-up(example)
CK,CK
700Mbps
DLL Disable
EMRS
- 13 /53 -
clock stable
Wait until
EMRS
DLL Enable
256M GDDR3 SDRAM
1000Mbps
Rev. 1.3 June 2006
DLL locking time
20K cycle for
Any
Command

Related parts for k4j55323qg