HYB18T512160AC-37 INFINEON [Infineon Technologies AG], HYB18T512160AC-37 Datasheet - Page 64

no-image

HYB18T512160AC-37

Manufacturer Part Number
HYB18T512160AC-37
Description
512-Mbit Double-Data-Rate-Two SDRAM
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet
2.13
In a given system, Asynchronous Reset event can
occur at any time without prior knowledge. In this
situation, memory controller is forced to drop CKE
asynchronously low, immediately interrupting any valid
operation. DRAM requires CKE to be maintained “high”
for all valid operations as defined in this data sheet. If
CKE asynchronously drops “low” during any valid
operation, the DRAM is not guaranteed to preserve the
Figure 62
Data Sheet
C K , C K
C K E
Asynchronous CKE Low Reset Event
Asynchronous Low Reset Event
asynchronous reset event
CKE drops low due to an
tdelay
Clocks can be turned off after
this point
64
contents of the memory array. If this event occurs, the
memory controller must satisfy a time delay (
before turning off the clocks. Stable clocks must exist at
the input of DRAM before CKE is raised “high” again.
The DRAM must be fully re-initialized as described the
initialization sequence (section 2.2.1, step 4 thru 13).
DRAM is ready for normal operation after the
initialization sequence. See
512-Mbit Double-Data-Rate-Two SDRAM
HYB18T512[400/800/160]A[C/F]–[3.7/5]
stable clocks
Chapter
Functional Description
09112003-SDM9-IQ3P
Rev. 1.13, 2004-05
7.
t
delay
)

Related parts for HYB18T512160AC-37