DS2153QN-A7/T&R Maxim Integrated, DS2153QN-A7/T&R Datasheet - Page 19

no-image

DS2153QN-A7/T&R

Manufacturer Part Number
DS2153QN-A7/T&R
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS2153QN-A7/T&R

Product
Framer
Number Of Transceivers
1
Supply Current (max)
65 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
PLCC-44
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
5 V
Supply Voltage - Max
5.25 V
Supply Voltage - Min
4.8 V
Part # Aliases
90-2153Q-NT7
RIR: RECEIVE INFORMATION REGISTER (Address = 08 Hex)
(MSB)
TESF
SYMBOL
CRCRC
CASRC
FASRC
RESE
TESF
TESE
JALT
RESF
TESE
POSITION
RIR.7
RIR.6
RIR.5
RIR.4
RIR.3
RIR.2
RIR.1
RIR.0
JALT
NAME AND DESCRIPTION
Transmit Elastic Store Full. Set when the elastic store fills and
a frame is deleted.
Transmit Elastic Store Empty. Set when the elastic store
empties and a frame is repeated.
Jitter Attenuator Limit Trip. Set when the jitter attenuator
FIFO reaches to within 4 bits of its limit; useful for debugging
jitter attenuation operation.
Elastic Store Full. Set when the elastic store buffer fills and a
frame is deleted.
Elastic Store Empty. Set when the elastic store buffer empties
and a frame is repeated.
CRC Resync Criteria Met. Set when 915/1000 codewords are
received in error.
FAS Resync Criteria Met. Set when three consecutive FAS
words are received in error.
CAS Resync Criteria Met. Set when two consecutive CAS MF
alignment words are received in error.
RESF
19 of 60
RESE
CRCRC
FASRC
CASRC
(LSB)

Related parts for DS2153QN-A7/T&R