STM8S103F3P6

Manufacturer Part NumberSTM8S103F3P6
DescriptionMCU 8BIT 8KB FLASH 20-TSSOP
ManufacturerSTMicroelectronics
SeriesSTM8S
STM8S103F3P6 datasheet
 


Specifications of STM8S103F3P6

Core ProcessorSTM8Core Size8-Bit
Speed16MHzConnectivityI²C, IrDA, LIN, SPI, UART/USART
PeripheralsBrown-out Detect/Reset, POR, PWM, WDTNumber Of I /o16
Program Memory Size8KB (8K x 8)Program Memory TypeFLASH
Eeprom Size640 x 8Ram Size1K x 8
Voltage - Supply (vcc/vdd)2.95 V ~ 5.5 VData ConvertersA/D 5x10b
Oscillator TypeInternalOperating Temperature-40°C ~ 85°C
Package / Case20-TSSOPProcessor SeriesSTM8S10x
CoreSTM8Data Bus Width8 bit
Data Ram Size1 KBInterface TypeI2C, SPI, UART
Maximum Clock Frequency16 MHzNumber Of Programmable I/os16
Number Of Timers7Maximum Operating Temperature+ 85 C
Mounting StyleSMD/SMT3rd Party Development ToolsEWSTM8
Development Tools By SupplierSTM8/128-MCKIT, STM8S-DISCOVERY, ST-LINK, STICE-SYS001, STX-RLINKMinimum Operating Temperature- 40 C
On-chip Adc10 bit, 5 ChannelFeatured ProductSTM32 Cortex-M3 Companion Products
For Use With497-10593 - KIT STARTER FOR STM8S207/8 SERLead Free Status / RoHS StatusLead free / RoHS Compliant
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
Page 81
82
Page 82
83
Page 83
84
Page 84
85
Page 85
86
Page 86
87
Page 87
88
Page 88
89
Page 89
90
Page 90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
Page 82/113

Download datasheet (2Mb)Embed
PrevNext
Electrical characteristics
NSS input
CPHA= 0
CPOL=0
CPHA= 0
CPOL=1
CPHA=1
CPOL=0
CPHA=1
CPOL=1
MISO
INP UT
MOSI
OUTUT
1. Measurement points are made at CMOS levels: 0.3 VDD and 0.7 VDD.
2
10.3.9
I
C interface characteristics
Symbol
Parameter
t
SCL clock low time
w(SCLL)
t
SCL clock high time
w(SCLH)
t
SDA setup time
su(SDA)
t
SDA data hold time
h(SDA)
t
r(SDA)
SDA and SCL rise time
t
r(SCL)
t
f(SDA)
SDA and SCL fall time
t
f(SCL)
t
START condition hold time
h(STA)
t
Repeated START condition setup time
su(STA)
82/113
Figure 41: SPI timing diagram - master mode
High
t c(SCK)
t w(SCKH)
t su(MI)
t w(SCKL)
MS BIN
t h(MI)
M SB OUT
t v(MO)
2
Table 44: I
C characteristics
Standard mode I
(2)
Min
4.7
4.0
250
(3)
0
4.0
4.7
DocID15441 Rev 6
STM8S103K3 STM8S103F3 STM8S103F2
(1)
t r(SCK)
t f(SCK)
BI T6 IN
LSB IN
B I T1 OUT
LSB OUT
t h(MO)
2
2
C
Fast mode I
(2)
(2)
Max
Min
Max
1.3
0.6
100
(4)
0
900
1000
300
300
300
0.6
0.6
ai14136
Unit
(1)
C
(2)
μs
(3)
ns
μs