MC68332ACFC25 Freescale Semiconductor, MC68332ACFC25 Datasheet - Page 78

no-image

MC68332ACFC25

Manufacturer Part Number
MC68332ACFC25
Description
IC MCU 32BIT 25MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68332ACFC25

Core Processor
CPU32
Core Size
32-Bit
Speed
25MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
15
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
132-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68332ACFC25
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68332ACFC25
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
4.6.2 Reset Control Logic
4.6.3 Reset Mode Selection
4-38
SIM reset control logic determines the cause of a reset, synchronizes reset assertion
if necessary to the completion of the current bus cycle, and asserts the appropriate re-
set lines. Reset control logic can drive four different internal signals.
All resets are gated by CLKOUT. Resets are classified as synchronous or asynchro-
nous. An asynchronous reset can occur on any CLKOUT edge. Reset sources that
cause an asynchronous reset usually indicate a catastrophic failure; thus the reset
control logic responds by asserting reset to the system immediately. (A system reset,
however, caused by the CPU32 RESET instruction, is asynchronous but does not in-
dicate any type of catastrophic failure).
Synchronous resets are timed (CLKOUT) to occur at the end of bus cycles. The inter-
nal bus monitor is automatically enabled for synchronous resets. When a bus cycle
does not terminate normally, the bus monitor terminates it.
Refer to Table 4-15 for a summary of reset sources.
Internal single byte or aligned word writes are guaranteed valid for synchronous re-
sets. External writes are also guaranteed to complete, provided the external configu-
ration logic on the data bus is conditioned as shown in Figure 4-13.
The logic states of certain data bus pins during reset determine SIM operating config-
uration. In addition, the state of the MODCLK pin determines system clock source and
the state of the BKPT pin determines what happens during subsequent breakpoint as-
sertions. Table 4-16 is a summary of reset mode selection options.
Software Watchdog
1. EXTRST (external reset) drives the external reset pin.
2. CLKRST (clock reset) resets the clock module.
3. MSTRST (master reset) goes to all other internal circuits.
4. SYSRST (system reset) indicates to internal circuits that the CPU has executed
Loss of Clock
Power Up
External
System
a RESET instruction.
HALT
Type
Test
Freescale Semiconductor, Inc.
External
For More Information On This Product,
Table 4-15 Reset Source Summary
Source
Monitor
Monitor
CPU32
Clock
Test
EBI
SYSTEM INTEGRATION MODULE
Go to: www.freescale.com
Timing
Asynch
Asynch
Asynch
Asynch
Synch
Synch
Synch
Internal HALT Assertion
(e.g. Double Bus Fault)
RESET Instruction
Loss of Reference
External Signal
Test Mode
Time Out
Cause
V
DD
MSTRST
MSTRST
MSTRST
MSTRST
MSTRST
MSTRST
Reset Lines Asserted by
Controller
CLKRST
CLKRST
CLKRST
CLKRST
CLKRST
USER’S MANUAL
EXTRST
EXTRST
EXTRST
EXTRST
EXTRST
EXTRST
EXTRST
MC68332

Related parts for MC68332ACFC25