LPC2378FBD144 NXP Semiconductors, LPC2378FBD144 Datasheet - Page 20

MCU 32BIT ARM7, 10/100, USB, CAN

LPC2378FBD144

Manufacturer Part Number
LPC2378FBD144
Description
MCU 32BIT ARM7, 10/100, USB, CAN
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC2378FBD144

Core Size
32bit
No. Of I/o's
104
Program Memory Size
512KB
Ram Memory Size
58KB
Cpu Speed
72MHz
Oscillator Type
External, Internal
No. Of Timers
4
No. Of Pwm Channels
6
Digital Ic Case
RoHS Compliant
Controller Family/series
LPC23xx
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2378FBD144
Manufacturer:
ST
Quantity:
43
Part Number:
LPC2378FBD144
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2378FBD144
0
Part Number:
LPC2378FBD144,551
Quantity:
9 999
Part Number:
LPC2378FBD144,551
Manufacturer:
ADI
Quantity:
2 397
Part Number:
LPC2378FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2378FBD144,551
Manufacturer:
NXP
Quantity:
420
Part Number:
LPC2378FBD144,551
Manufacturer:
NXP
Quantity:
420
Part Number:
LPC2378FBD144K
0
NXP Semiconductors
LPC2377_78
Product data sheet
7.7.1 Features
7.8.1 Features
7.8 General purpose DMA controller
The GPDMA is an AMBA AHB compliant peripheral allowing selected LPC2377/78
peripherals to have DMA support.
The GPDMA enables peripheral-to-memory, memory-to-peripheral,
peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream
provides unidirectional serial DMA transfers for a single source and destination. For
example, a bidirectional port requires one stream for transmit and one for receive. The
source and destination areas can each be either a memory region or a peripheral, and
can be accessed through the AHB master.
Asynchronous static memory device support including RAM, ROM, and flash, with or
without asynchronous page mode
Low transaction latency
Read and write buffers to reduce latency and to improve performance
8 data and 16 address lines wide static memory support
Two chip selects for static memory devices
Static memory features include:
– Asynchronous page mode read
– Programmable Wait States (WST)
– Bus turnaround delay
– Output enable and write enable delays
– Extended wait
Two DMA channels. Each channel can support a unidirectional transfer.
The GPDMA can transfer data between the 8 kB SRAM and peripherals such as the
SD/MMC, two SSP, and I
Single DMA and burst DMA request signals. Each peripheral connected to the
GPDMA can assert either a burst DMA request or a single DMA request. The DMA
burst size is set by programming the GPDMA.
Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and
peripheral-to-peripheral transfers.
Scatter or gather DMA is supported through the use of linked lists. This means that
the source and destination areas do not have to occupy contiguous areas of memory.
Hardware DMA channel priority. Each DMA channel has a specific hardware priority.
DMA channel 0 has the highest priority and channel 1 has the lowest priority. If
requests from two channels become active at the same time, the channel with the
highest priority is serviced first.
AHB slave DMA programming interface. The GPDMA is programmed by writing to the
DMA control registers over the AHB slave interface.
One AHB master for transferring data. This interface transfers data when a DMA
request goes active.
All information provided in this document is subject to legal disclaimers.
Rev. 5 — 17 June 2010
2
S-bus interfaces.
Single-chip 16-bit/32-bit microcontrollers
LPC2377/78
© NXP B.V. 2010. All rights reserved.
20 of 68

Related parts for LPC2378FBD144