AT89C5132-ROTUL Atmel, AT89C5132-ROTUL Datasheet - Page 135

IC 8051 MCU FLASH 64K USB 80TQFP

AT89C5132-ROTUL

Manufacturer Part Number
AT89C5132-ROTUL
Description
IC 8051 MCU FLASH 64K USB 80TQFP
Manufacturer
Atmel
Series
AT89C513xr
Datasheets

Specifications of AT89C5132-ROTUL

Core Processor
C52X2
Core Size
8-Bit
Speed
20MHz
Connectivity
IDE/ATAPI, I²C, MMC, PCM, SPI, UART/USART, USB
Peripherals
I²S, POR, WDT
Number Of I /o
44
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
2.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.3 V
Data Converters
A/D 2x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-TQFP, 80-VQFP
Cpu Family
89C
Device Core
8051
Device Core Size
8b
Frequency (max)
40MHz
Interface Type
IDE/SPI/UART/USB
Total Internal Ram Size
2.25KB
# I/os (max)
44
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
3V
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
On-chip Adc
2-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
TQFP
Package
80TQFP
Family Name
89C
Maximum Speed
40 MHz
Operating Supply Voltage
3 V
Data Bus Width
8 Bit
Number Of Programmable I/os
44
Number Of Timers
2
Maximum Clock Frequency
20 MHz
Data Ram Size
2304 B
Mounting Style
SMD/SMT
A/d Bit Size
10 bit
A/d Channels Available
2
Height
1.45 mm
Length
14.1 mm
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Supply Voltage (max)
3.3 V
Supply Voltage (min)
2.7 V
Width
14.1 mm
For Use With
AT89OCD-01 - USB EMULATOR FOR AT8XC51 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C5132-ROTUL
Manufacturer:
Atmel
Quantity:
10 000
20.1.6
4173E–USB–09/07
Miscellaneous States
If the SSAA bit is reset during a transfer, the controller will transmit the last Byte of the transfer
and enter state C0h or C8h. The controller is switched to the not addressed slave mode and will
ignore the master receiver if it continues the transfer. Thus the master receiver receives all 1’s
as serial data. While SSAA is reset, the controller does not respond to its own slave address.
However, the TWI bus is still monitored and address recognition may be resumed at any time by
setting SSAA. This means that the SSAA bit may be used to temporarily isolate the controller
from the TWI bus.
There are 2 SSSTA codes that do not correspond to a defined TWI hardware state (see
Table 25). These are discussed below.
Status F8h indicates that no relevant information is available because the serial interrupt flag is
not yet set. This occurs between other states and when the controller is not involved in a serial
transfer.
Status 00h indicates that a bus error has occurred during a serial transfer. A bus error is caused
when a START or a STOP condition occurs at an illegal position in the format frame. Examples
of such illegal positions are during the serial transfer of an address Byte, a data Byte, or an
acknowledge bit. When a bus error occurs, SSI is set. To recover from a bus error, the SSSTO
flag must be set and SSI must be cleared. This causes the controller to enter the not addressed
slave mode and to clear the SSSTO flag (no other bits in S1CON are affected). The SDA and
SCL lines are released and no STOP condition is transmitted.
Note:
The TWI controller interfaces to the external TWI bus via 2 port 1 pins: P1.6/SCL (serial clock line)
and P1.7/SDA (serial data line). To avoid low level asserting and conflict on these lines when the
TWI controller is enabled, the output latches of P1.6 and P1.7 must be set to logic 1.
AT89C5132
135

Related parts for AT89C5132-ROTUL