LAN9311I-NZW Standard Microsystem (Smsc), LAN9311I-NZW Datasheet - Page 107

no-image

LAN9311I-NZW

Manufacturer Part Number
LAN9311I-NZW
Description
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9311I-NZW

Package
128XVTQFP
Phy/transceiver Interface
MII
Number Of Primary Switch Ports
2
Maximum Data Rate
100 Mbps
Internal Memory Buffer Size
32 KB
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.295 A
Maximum Power Dissipation
1070 mW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
LAN9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9311/LAN9311i
8.5.4
D[15:0] (OUTPUT)
PIO Reads
PIO reads can be used to access System CSR’s or RX Data and RX/TX Status FIFOs. PIO reads can
be performed using Chip Select (nCS) or Read Enable (nRD). A PIO Read cycle begins when both
nCS and nRD are asserted. Either or both of these control signals must de-assert between cycles for
the period specified in
either or both nCS and nRD are de-asserted. They may be asserted and de-asserted in any order.
Read data is valid as indicated in the functional timing diagram in
The endian select signal (END_SEL) has the same timing characteristics as the address lines.
Please refer to
for PIO read operations.
Note: Some registers have restrictions on the timing of back-to-back write-read cycles. Please refer
END_SEL
nCS, nRD
to
Section 8.5.2
A[x:1]
Section 15.5.4, "PIO Read Cycle Timing," on page 447
Figure 8.3 Functional Timing for PIO Read Operation
Table 15.8, “PIO Read Cycle Timing Values,” on page
for information on these restrictions.
DATASHEET
107
VALID
VALID
VALID
Figure
for the AC timing specifications
8.3.
447. The cycle ends when
Revision 1.7 (06-29-10)

Related parts for LAN9311I-NZW