LAN9311I-NZW Standard Microsystem (Smsc), LAN9311I-NZW Datasheet - Page 449

no-image

LAN9311I-NZW

Manufacturer Part Number
LAN9311I-NZW
Description
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9311I-NZW

Package
128XVTQFP
Phy/transceiver Interface
MII
Number Of Primary Switch Ports
2
Maximum Data Rate
100 Mbps
Internal Memory Buffer Size
32 KB
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.295 A
Maximum Power Dissipation
1070 mW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
LAN9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9311/LAN9311i
15.5.6
SYMBOL
t
t
t
t
cycle
t
t
t
csdv
t
t
csh
asu
don
doff
doh
csl
ah
A[x:1], END_SEL
RX Data FIFO Direct PIO Read Cycle Timing
Please refer to
description of this mode.
FIFO_SEL
Note: A RX Data FIFO direct PIO read cycle begins when both nCS and nRD are asserted. The cycle
nCS, nRD
Read Cycle Time
CS, nRD Assertion Time
nCS, nRD De-assertion Time
nCS, nRD Valid to Data Valid
Address, FIFO_SEL Setup to nCS, nRD Valid
Address, FIFO_SEL Hold Time
Data Buffer Turn On Time
Data Buffer Turn Off Time
Data Output Hold Time
D[15:0]
ends when either or both nCS and nRD are de-asserted. They may be asserted and de-
asserted in any order.
Table 15.10 RX Data FIFO Direct PIO Read Cycle Timing Values
Figure 15.6 RX Data FIFO Direct PIO Read Cycle Timing
Section 8.5.6, "RX Data FIFO Direct PIO Reads," on page 109
DESCRIPTION
t
asu
DATASHEET
t
don
t
csdv
449
t
csl
t
cycle
t
doh
MIN
45
32
13
0
0
0
0
t
t
doff
ah
TYP
t
csh
Revision 1.7 (06-29-10)
MAX
30
9
for a functional
UNITS
nS
nS
nS
nS
nS
nS
nS
nS
nS

Related parts for LAN9311I-NZW