EP20K100EFC324-2 Altera, EP20K100EFC324-2 Datasheet - Page 27

IC APEX 20KE FPGA 100K 324-FBGA

EP20K100EFC324-2

Manufacturer Part Number
EP20K100EFC324-2
Description
IC APEX 20KE FPGA 100K 324-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100EFC324-2

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
246
Number Of Gates
263000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-FBGA
Family Name
APEX 20K
Number Of Usable Gates
100000
Number Of Logic Blocks/elements
4160
# Registers
26
# I/os (max)
246
Frequency (max)
250MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.8V
Logic Cells
4160
Ram Bits
53248
Device System Gates
263000
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
324
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100EFC324-2
Manufacturer:
ALTERA
Quantity:
18
Part Number:
EP20K100EFC324-2
Manufacturer:
PANASONIC
Quantity:
86
Part Number:
EP20K100EFC324-2
Manufacturer:
ALTERA
Quantity:
25
Part Number:
EP20K100EFC324-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100EFC324-2
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP20K100EFC324-2
Manufacturer:
ALTERA
0
Part Number:
EP20K100EFC324-2-3
Manufacturer:
VISHAY
Quantity:
15 000
Part Number:
EP20K100EFC324-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100EFC324-2N
Manufacturer:
ALTERA
0
Part Number:
EP20K100EFC324-2N
Manufacturer:
ALTERA
Quantity:
500
Part Number:
EP20K100EFC324-2X
Manufacturer:
ALTERA
Quantity:
15
Part Number:
EP20K100EFC324-2X
Manufacturer:
ALTERA
Quantity:
500
Altera Corporation
Figure 14. APEX 20K Macrocell
Interconnect
32 Signals
from Local
Product-
For registered functions, each macrocell register can be programmed
individually to implement D, T, JK, or SR operation with programmable
clock control. The register can be bypassed for combinatorial operation.
During design entry, the designer specifies the desired register type; the
Quartus II software then selects the most efficient register operation for
each registered function to optimize resource utilization. The Quartus II
software or other synthesis tools can also select the most efficient register
operation automatically when synthesizing HDL designs.
Each programmable register can be clocked by one of two ESB-wide
clocks. The ESB-wide clocks can be generated from device dedicated clock
pins, global signals, or local interconnect. Each clock also has an
associated clock enable, generated from the local interconnect. The clock
and clock enable signals are related for a particular ESB; any macrocell
using a clock also uses the associated clock enable.
If both the rising and falling edges of a clock are used in an ESB, both
ESB-wide clock signals are used.
Select
Matrix
Term
Parallel Logic
Expanders
(From Other
Macrocells)
ESB-Wide
APEX 20K Programmable Logic Device Family Data Sheet
Clears
2
Clock Enables
ESB-Wide
2
ESB-Wide
Clocks
2
Enable
Clock/
Select
Select
Clear
D
ENA
CLRN
Programmable
Q
Register
ESB
Output
27

Related parts for EP20K100EFC324-2