CS42528-DQZ Cirrus Logic Inc, CS42528-DQZ Datasheet - Page 21

IC CODEC S/PDIF RCVR 64-LQFP

CS42528-DQZ

Manufacturer Part Number
CS42528-DQZ
Description
IC CODEC S/PDIF RCVR 64-LQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42528-DQZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 8
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
114 / 114
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
8
No. Of Input Channels
2
No. Of Output Channels
8
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
114dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1503 - BOARD EVAL FOR CS42528/CS49300
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42528-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42528-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS586F1
4. APPLICATIONS
4.1
4.2
4.2.1
Overview
The CS42528 is a highly integrated mixed-signal 24-bit audio codec comprised of 2 analog-to-digital con-
verters (ADC), implemented using multi-bit delta-sigma techniques, 8 digital-to-analog converters (DAC)
and a 192 kHz digital audio S/PDIF receiver. Other functions integrated within the codec include indepen-
dent digital volume controls for each DAC, digital de-emphasis filters for DAC and S/PDIF, digital gain con-
trol for ADC channels, ADC high-pass filters, an on-chip voltage reference, and an 8:2 mux for S/PDIF
sources. All serial data is transmitted through two configurable serial audio interfaces with standard serial
interface support as well as enhanced one-line modes of operation, allowing up to 6 channels of serial audio
data on one data line. All functions are configured through a serial control port operable in SPI mode or in
I²C mode. Figure
The CS42528 operates in one of three oversampling modes based on the input sample rate. Mode selection
is determined by the FM bits in register
(SSM) supports input sample rates up to 50 kHz and uses a 128x oversampling ratio. Double-Speed Mode
(DSM) supports input sample rates up to 100 kHz and uses an oversampling ratio of 64x. Quad-Speed
Mode (QSM) supports input sample rates up to 192 kHz and uses an oversampling ratio of 32x.
Using the receiver clock recovery PLL, a low-jitter clock is recovered from the incoming S/PDIF data stream.
The recovered clock or an externally supplied clock attached to the OMCK pin can be used as the System
Clock.
Analog Inputs
Line-Level Inputs
AINR+, AINR-, AINL+, and AINL- are the line-level differential analog inputs. The analog signal must be
externally biased to VQ, approximately 2.7 V, before being applied to these inputs. The level of the signal
can be adjusted for the left and right ADC independently through the ADC Left and Right Channel Gain
Control Registers on
above positive full scale or below negative full scale, the ADC will output 7FFFFFH or 800000H, respec-
tively and cause the ADC Overflow bit in the register
page 63
has occurred in the ADC. See
for proper configuration. Figure
page 73
for a recommended input buffer.
to be set to a ‘1’. The RXP/GPO pins may also be configured to indicate an overflow condition
5
shows the recommended connections for the CS42528.
4.1 V
2.7 V
1.3 V
4.1 V
2.7 V
1.3 V
Full-Scale Input Level= (AIN+) - (AIN-)= 5.6 Vpp
page
61. The ADC output data is in two’s complement binary format. For inputs
Figure 6. Full-Scale Analog Input
“RXP/General-Purpose Pin Control (addresses 29h to 2Fh)” on page 69
6
shows the full-scale analog input levels. See
“Functional Mode (address 03h)” on page
“Interrupt Status (address 20h) (Read Only)” on
AIN+
AIN-
48. Single-Speed Mode
“ADC Input Filter” on
CS42528
21

Related parts for CS42528-DQZ