CS42528-DQZ Cirrus Logic Inc, CS42528-DQZ Datasheet - Page 37

IC CODEC S/PDIF RCVR 64-LQFP

CS42528-DQZ

Manufacturer Part Number
CS42528-DQZ
Description
IC CODEC S/PDIF RCVR 64-LQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42528-DQZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 8
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
114 / 114
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
8
No. Of Input Channels
2
No. Of Output Channels
8
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
114dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1503 - BOARD EVAL FOR CS42528/CS49300
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42528-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42528-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS586F1
Functional Mode Register (addr = 03h)
Interface Format Register (addr = 04h)
Misc. Control Register (addr = 05h)
ADC Mode
CX_SDOUT= ADC Data
Set CODEC_FMx = 00,01,10
Set SAI_FMx = 00,01,10
Set ADC_SP SELx = 00,01,10
Set DIFx bits to proper serial format
Set ADC_OLx bits = 00
Set DAC_OLx bits = 00,01
Set CODEC_SP M/S = 0 or 1
Set SAI_SP M/S = 0 or 1
Set EXT ADC SCLK = 0
SAI_SDOUT=ADC or
S/PDIF Data
4.6.4.5
This One-Line Mode configuration can support up to 8 channels of DAC data 2 channels of ADC data and
2 channels of S/PDIF received data and will handle up to 24-bit samples at a sampling frequency of 48 kHz
on all channels for both the DAC and ADC. The output data stream of the internal ADCs can be configured
to use the CX_SDOUT output and run at the CODEC_SP clock speeds or to use the SAI_SDOUT data
output and run at the SAI_SP rate. The CODEC_SP and SAI_SP can operate at different Fs rates.
Register / Bit Settings
Line Mode
One-Line
One-Line
Not One-
Mode #1
Mode #2
OLM Config #5
CX_SCLK=64 Fs
CX_LRCK=SSM/DSM/QSM
SAI_SCLK=64 Fs
SAI_LRCK=SSM/DSM/QSM
Not One-Line Mode
not valid
not valid
RMCK
ADCIN1
ADCIN2
Figure 20. OLM Configuration #5
CS42528
SAI_SDOUT
CX_SDOUT
SAI_SCLK
SAI_LRCK
CX_SDIN1
CX_SDIN2
CX_SDIN3
CX_SDIN4
CX_LRCK
CX_SCLK
Set ADC operating mode to Not One Line Mode since only 2 channels of
CX_LRCK can run at SSM, DSM, or QSM independent of SAI_LRCK
SAI_LRCK can run at SSM, DSM, or QSM independent of CX_LRCK
CX_SCLK=128 Fs
CX_LRCK=SSM/DSM
SAI_SCLK=64 Fs
SAI_LRCK=SSM/DSM/QSM
Configure ADC data to use CX_SDOUT and CODEC_SP clocks, or
Select DAC operating mode, see table below for valid combinations
64Fs,128Fs, 256Fs
64Fs,128Fs, 256Fs
ADC Data
SPDIF or ADC Data
Set Serial Audio Interface Port to master mode or slave mode.
Select the digital interface format when not in one line mode
One-Line Mode #1
Set CODEC Serial Port to master mode or slave mode.
External ADCs are not used. Leave bit in default state.
DAC Mode
not valid
not valid
SCLK_PORT1
LRCK_PORT1
SDIN_PORT1
SCLK_PORT2
SDIN_PORT2
LRCK_PORT3
SDOUT1_PORT3
SDOUT2_PORT3
SDOUT3_PORT3
SDOUT4_PORT3
MCLK
LRCK_PORT2
SCLK_PORT3
DIGITAL AUDIO
PROCESSOR
SAI_SDOUT and SAI_SP cocks.
ADC are supported
Description
One-Line Mode #2
not valid
not valid
not valid
CS42528
37

Related parts for CS42528-DQZ