CS42528-DQZ Cirrus Logic Inc, CS42528-DQZ Datasheet - Page 64

IC CODEC S/PDIF RCVR 64-LQFP

CS42528-DQZ

Manufacturer Part Number
CS42528-DQZ
Description
IC CODEC S/PDIF RCVR 64-LQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42528-DQZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 8
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
114 / 114
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
8
No. Of Input Channels
2
No. Of Output Channels
8
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
114dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1503 - BOARD EVAL FOR CS42528/CS49300
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42528-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42528-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
64
6.20.1 PLL UNLOCK (UNLOCK)
6.20.2 NEW Q-SUBCODE BLOCK (QCH)
6.20.3 D TO E C-BUFFER TRANSFER (DETC)
6.20.4 D TO E U-BUFFER TRANSFER (DETU)
6.20.5 ADC OVERFLOW (OVERFLOW)
6.20.6 RECEIVER ERROR (RERR)
6.21
UNLOCKM
7
Interrupt Mask (address 21h)
Default = 0
Function:
PLL unlock status bit. This bit will go high if the PLL becomes unlocked.
Default = 0
Function:
Indicates when the Q-Subcode block has changed.
Default = 0
Function:
Indicates when the channel status buffer has changed.
Default = 0
Function:
Indicates when the user status buffer has changed.
Default = 0
Function:
Indicates that there is an over-range condition anywhere in the CS42528 ADC signal path.
Default = 0
Function:
Indicates that a receiver error has occurred. The register
on page 67
Default = 00000000
Function:
The bits of this register serve as a mask for the interrupt sources found in the register
(address 20h) (Read Only)” on page
its occurrence will affect the INT pin and the status register. If a mask bit is set to 0, the error is
masked, meaning that its occurrence will not affect the INT pin or the status register. The bit positions
align with the corresponding bits in the Interrupt Status register.
Reserved
6
may be read to determine the nature of the error which caused the interrupt.
QCHM
5
DETCM
4
63. If a mask bit is set to 1, the error is unmasked, meaning that
DETUM
3
“Receiver Errors (address 26h) (Read Only)”
Reserved
2
OverFlowM
1
“Interrupt Status
CS42528
RERRM
DS586F1
0

Related parts for CS42528-DQZ