PM5380-BI PMC-Sierra, Inc., PM5380-BI Datasheet - Page 70
PM5380-BI
Manufacturer Part Number
PM5380-BI
Description
Network Interface, SATURN User Network Interface (8x155) Telecom Standard Product
Manufacturer
PMC-Sierra, Inc.
Datasheet
1.PM5380-BI.pdf
(440 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
PM5380-BI
Manufacturer:
PMC
Quantity:
648
- Current page: 70 of 440
- Download datasheet (3Mb)
Proprietary and Confidential to PMC-Sierra, Inc., and for its customers’ internal use.
Document No.: PMC- 2010299, Issue 2
10.3.2
10.3.3
10.3.4
Line AIS Detect
The Line AIS Block detects the presence of a Line Alarm Indication Signal (LAIS) in the
receive stream. Line AIS is declared when a 111 binary pattern is detected in bits 6, 7, and 8 of
the K2 byte, for three or five consecutive frames. Line AIS is removed when any pattern other
than 111 is detected in bits 6, 7, and 8 of the K2 byte for three or five consecutive frames. The
LAIS signal is optionally reported on the RALRM output pin when enabled by the LAISEN
Receive Alarm Control Register bit.
Data Link Extract Block
The Data Link Extract Block extracts the line data communication channel (bytes D4 to D12)
from the STS-3c/STM-1 stream. The extracted bytes are serialized and output on the associated
RDCC output at a nominal 576 kbit/s rate. Timing for downstream processing of the data
communication channel is provided by the RDCLK output. RDCLK is derived from a 2.16
MHz clock that is gapped to yield an average frequency of 576 kHz.
Error Monitor Block
The Error Monitor Block calculates the received line BIP-8 error detection codes based on the
Line Overhead bytes and synchronous payload envelopes of the STS-3c/STM-1 stream. The
line BIP-8 code is a bit interleaved parity calculation using even parity. Details are provided in
the references. The calculated BIP-8 codes are compared with the BIP-8 codes extracted from
the following frame. Any differences indicate that a line layer bit error has occurred. Optionally
the RLOP can be configured to count a maximum of only one BIP error per frame.
This block also extracts the line FEBE code from the M1 byte. The FEBE code is contained in
bits 2 to 8 of the M1 byte, and represents the number of line BIP-8 errors that were detected in
the last frame by the far end. The FEBE code value has 25 legal values (0 to 24) for an STS-
3c/STM-1 stream. Illegal values are interpreted as zero errors.
The Error Monitor Block accumulates B2 error events and FEBE events in two 20-bit saturating
counters that can be read via the Microprocessor Interface. The contents of these counters may
be transferred to internal holding registers by writing to any one of the counter addresses, or by
using the TIP register bit feature. During a transfer, the counter value is latched and the counter
is reset to 0 (or 1, if there is an outstanding event). Note: These counters should be polled at
least once per second to avoid saturation.
The B2 error event counters optionally can be configured to accumulate only "word" errors. A
B2 word error is defined as the occurrence of one or more B2 bit error events during a frame.
The B2 error counter is incremented by one for each frame in which a B2 word error occurs.
In addition the FEBE events counters optionally can be configured to accumulate only "word"
events. A FEBE word event is defined as the occurrence of one or more FEBE bit events during
a frame. The FEBE event counter is incremented by one for each frame in which a FEBE event
occurs. If the extracted FEBE value is in the range 1 to 4 the FEBE event counter will be
incremented for each and every FEBE bit. If the extracted FEBE value is greater than 4 the
FEBE event counter will be incremented by 4.
S/UNI®-8x155 ASSP Telecom Standard Product Data Sheet
Released
70
Related parts for PM5380-BI
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
2 Megabit (256K x 8) 5.0 Volt-only CMOS Flash Memory
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Interface, Multi-rate Telecom Backplane SERDES for 2.5Gbit/s Interconnect
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
processor, Spectra-9953 Device Driver
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Ethernet, 8 Channel 10/100 Ethernet over SONET/SDH Mapping Device
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Interface, Single Chip ADM for 622 & 155Mbit/s
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Interface, Single Chip ADM for 622 & 155Mbit/s
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Interface, Multi-rate SATURN User Network Interface for 2x622 and 4x155
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
SONET/SDH TRIBUTARY UNIT PAYLOAD PROCESSOR
Manufacturer:
PMC-Sierra, Inc.
Datasheet:
Part Number:
Description:
Processor, SONET/SDH Tributary Unit Payload Processor for 2488.32Mbit/s
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
HIGH DENSITY 84/63 CHANNEL VT/TU MAPPER AND M13 MULTIPLEXER
Manufacturer:
PMC-Sierra, Inc.
Datasheet:
Part Number:
Description:
SONET/SDH, Single Chip 96 Port SONET/SDH Cross-Connect Switch Element
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
ATM, Sixteen Channel ATM PHY Interface for 155.52 Mbps
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
ATM UNI, Single Channel ATM PHY Interface for 2488.32Mbps
Manufacturer:
PMC-Sierra, Inc.
Datasheet:
Part Number:
Description:
Interface, 4-Channel ATM and Bit HDLC User Network Interface
Manufacturer:
PMC-Sierra, Inc.
Part Number:
Description:
Communications, Octal T1/E1/J1 Low Latency Transport Line Interface Device
Manufacturer:
PMC-Sierra, Inc.