MC68HC912BD32CFU10 FREESCALE [Freescale Semiconductor, Inc], MC68HC912BD32CFU10 Datasheet - Page 236

no-image

MC68HC912BD32CFU10

Manufacturer Part Number
MC68HC912BD32CFU10
Description
Advance Information
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
Development Support
MC68HC912BD32 Rev 1.0
Program information is fetched a few cycles before it is used by the CPU.
In order to monitor cycle-by-cycle CPU activity, it is necessary to
externally reconstruct what is happening in the instruction queue.
Internally the MCU only needs to buffer the data from program fetches.
For system debug it is necessary to keep the data and its associated
address in the reconstructed instruction queue. The raw signals required
for reconstruction of the queue are ADDR, DATA, R/W, ECLK, and
status signals IPIPE[1:0].
The instruction queue consists of two 16-bit queue stages and a holding
latch on the input of the first stage. To advance the queue means to
move the word in the first stage to the second stage and move the word
from either the holding latch or the data bus input buffer into the first
stage. To start even (or odd) instruction means to execute the opcode in
the high-order (or low-order) byte of the second stage of the instruction
queue.
1. Refers to data that was on the bus at the previous E falling edge.
2. Refers to bus cycle starting at this E falling edge.
Freescale Semiconductor, Inc.
IPIPE[1:0]
IPIPE[1:0]
For More Information On This Product,
Execution Start — IPIPE[1:0] Captured at Falling Edge of E Clock
Data Movement — IPIPE[1:0] Captured at Rising Edge of E Clock
0:0
0:1
1:0
1:1
0:0
0:1
1:0
1:1
Go to: www.freescale.com
Development Support
Mnemonic
Mnemonic
Table 55 IPIPE Decoding
SOD
ALD
SEV
ALL
LAT
INT
No Movement
Latch Data From Bus
Advance Queue and Load From Bus
Advance Queue and Load From Latch
No Start
Start Interrupt Sequence
Start Even Instruction
Start Odd Instruction
Meaning
Meaning
(1)
(2)
2-dev

Related parts for MC68HC912BD32CFU10