MT48H16M16LFBF-75:H Micron Technology Inc, MT48H16M16LFBF-75:H Datasheet - Page 43

SDRAM 256M-BIT 1.8V 54-PIN VFBGA

MT48H16M16LFBF-75:H

Manufacturer Part Number
MT48H16M16LFBF-75:H
Description
SDRAM 256M-BIT 1.8V 54-PIN VFBGA
Manufacturer
Micron Technology Inc
Type
Mobile SDRAMr
Datasheet

Specifications of MT48H16M16LFBF-75:H

Format - Memory
RAM
Memory Type
Mobile SDRAM
Memory Size
256M (16Mx16)
Speed
132MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.95 V
Operating Temperature
0°C ~ 70°C
Package / Case
54-VFBGA
Organization
16Mx16
Density
256Mb
Address Bus
15b
Access Time (max)
8/6ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
80mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q4707290

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON
Quantity:
5 000
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON
Quantity:
5 520
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON/美光
Quantity:
20 000
Company:
Part Number:
MT48H16M16LFBF-75:H
Quantity:
260
CAS Latency
Figure 14: CAS Latency
Operating Mode
Write Burst Mode
PDF: 09005aef834c13d2
256mb_mobile_sdram_y36n.pdf - Rev. I 11/09 EN
The CAS latency (CL) is the delay, in clock cycles, between the registration of a READ
command and the availability of the output data. The latency can be set to two or three
clocks.
If a READ command is registered at clock edge n, and the latency is m clocks, the data
will be available by clock edge n + m. The DQ start driving as a result of the clock edge
one cycle earlier (n + m - 1), and provided that the relevant access times are met, the
data is valid by clock edge n + m. For example, assuming that the clock cycle time is
such that all relevant access times are met, if a READ command is registered at T0 and
the latency is programmed to two clocks, the DQ start driving after T1 and the data is
valid by T2.
Reserved states should not be used as unknown operation or incompatibility with fu-
ture versions may result.
Command
Command
The normal operating mode is selected by setting M7 and M8 to zero; the other combi-
nations of values for M7 and M8 are reserved for future use. Reserved states should not
be used because unknown operation or incompatibility with future versions may result.
When M9 = 0, the burst length programmed via M[2:0] applies to both READ and
WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but
write accesses are single-location (nonburst) accesses.
CLK
CLK
DQ
DQ
READ
READ
T0
T0
256Mb: 16 Meg x 16, 8 Meg x 32 Mobile SDRAM
CL = 2
NOP
NOP
T1
T1
43
t LZ
t AC
CL = 3
Micron Technology, Inc. reserves the right to change products or specifications without notice.
T2
NOP
NOP
T2
t LZ
D
t OH
OUT
t AC
Don’t Care
T3
NOP
T3
D
t OH
OUT
©2008 Micron Technology, Inc. All rights reserved.
Undefined
Mode Register
T4

Related parts for MT48H16M16LFBF-75:H