P87LPC768BD,512 NXP Semiconductors, P87LPC768BD,512 Datasheet - Page 37

no-image

P87LPC768BD,512

Manufacturer Part Number
P87LPC768BD,512
Description
IC 80C51 MCU 4K OTP 20-SOIC
Manufacturer
NXP Semiconductors
Series
LPC700r
Datasheet

Specifications of P87LPC768BD,512

Core Processor
8051
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, UART/USART
Peripherals
Brown-out Detect/Reset, LED, POR, PWM, WDT
Number Of I /o
18
Program Memory Size
4KB (4K x 8)
Program Memory Type
OTP
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 6 V
Data Converters
A/D 4x8b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
20-SOIC (7.5mm Width)
Processor Series
P87LPC7x
Core
80C51
Data Bus Width
8 bit
Data Ram Size
128 B
Interface Type
I2C, UART
Maximum Clock Frequency
10 MHz, 20 MHz
Number Of Programmable I/os
18
Number Of Timers
2
Operating Supply Voltage
2.7 V to 6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
0 C
On-chip Adc
8 bit, 4 Channel
For Use With
OM10063 - PROGRAMMER LPC700 P76XLCPOM10050 - EMULATOR LPC700 PDS76X
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-3218-5
935267360512
P87LPC768BD
Philips Semiconductors
Low Voltage EPROM Operation
The EPROM array contains some analog circuits that are not
required when V
greater than 4 V. The LPEP bit (AUXR.4), when set by software, will
power down these analog circuits resulting in a reduced supply
current. LPEP is cleared only by power-on reset, so it may be set
ONLY for applications that always operate with V
Reset
The P87LPC768 has an integrated power-on reset circuit which
always provides a reset when power is initially applied to the device.
It is recommended to use the internal reset whenever possible to
2002 Mar 12
Low power, low price, low pin count (20 pin) microcontroller
with 4 kB OTP 8-bit A/D, Pulse Width Modulator
UCFG1.RPD = 1 (default)
SOFTWARE RESET
POWER MONITOR
SRST (AUXR1.3)
DD
WDTE (UCFG1.7)
MODULE
RPD (UCFG1.6)
is less than 4 V, but are required for a V
RESET
WDT
RST/V
PP
Figure 23. Using pin P1.5 as general purpose input pin or as low-active reset pin
PIN
P1.5
Pin is used as
digital input pin
Internal power-on
Reset active
87LPC768
Figure 24. Block Diagram Showing Reset Sources
DD
less than 4 V.
DD
UCFG1.RPD = 0
35
external active-low reset pin RST by programming the RPD bit in the
save external components and to be able to use pin P1.5 as a
general-purpose input pin.
The P87LPC768 can additionally be configured to use P1.5 as an
User Configuration Register UCFG1 to 0. The internal reset is still
active on power-up of the device. While the signal on the RST pin is
low, the P87LPC768 is held in reset until the signal goes high.
The watchdog timer on the P87LPC768 can act as an oscillator fail
detect because it uses an independent, fully on-chip oscillator.
UCFG1 is described in the System Configuration Bytes section of
this datasheet.
CLOCK
CPU
RST
Pin is used as
active-low reset pin
Internal power-on
Reset active
87LPC768
RESET
TIMING
R
S
Q
SU01391
P87LPC768
CHIP RESET
SU01170
Preliminary data

Related parts for P87LPC768BD,512