EZ80F92AZ020EG Zilog, EZ80F92AZ020EG Datasheet - Page 133

IC ACCLAIM MCU 128KB 100LQFP

EZ80F92AZ020EG

Manufacturer Part Number
EZ80F92AZ020EG
Description
IC ACCLAIM MCU 128KB 100LQFP
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F92AZ020EG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
24
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
100-LQFP
Processor Series
EZ80F92x
Core
eZ80
Data Bus Width
8 bit
Data Ram Size
8 KB
Interface Type
I2C, IrDA, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
24
Number Of Timers
6
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80F920200ZCOG
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
269-3871
EZ80F92AZ020EG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F92AZ020EG
Manufacturer:
Zilog
Quantity:
10 000
PS015313-0508
UART
Baud Rate
IR
8-clock
delay
Clock
RxD
RxD
The UART baud rate clock is used by the IrDA endec to generate the demodulated signal
(RxD) that drives the UART. Each UART bit period is sixteen baud-clocks wide. Each
IR_RXD bit is encoded during a bit period such that a 0 is represented by a pulse and a 1 is
represented by no pulse. The IrDA Physical Layer Specification describes a nominal pulse
as being
(Low), a 3-clock-wide Low (0) pulse is received following a 7-clock High (1) period.
Following the 3-clock Low pulse is a 6-clock High pulse to complete the full 16-clock
data period. If the data to be received is a logical 1 (High), the IR_RxD signal is held High
(1) for the full 16-clock period. Data reception is displayed in
The IrDA Physical Layer Specification allows for a minimum signal width as well as the
nominal signal width described above. By definition, the received pulse duration can be as
small as 1.41 seconds for all baud rates up to 115.2 kbps.
and maximum pulse durations for all baud rates supported by the eZ80
frequency divider based upon the system clock frequency measures this time limit and
allows legal signals to pass to UART0.
Table 67. IrDA Physical Layer 1.4 Pulse Durations Specifications
Baud Rate
Start Bit = 0
16-clock
19200
38400
period
9600
3
/
1.4 s
min. pulse
16
of a bit period wide. In this case, if the data to be received is a logical 0
16-clock
period
Figure 28.Infrared Data Reception
Data Bit 0 = 1
Minimum Pulse
Width
1.41 s
1.41 s
1.41 s
16-clock
period
Data Bit 1 = 0
Maximum Pulse
16-clock
period
22.13 s
11.07 s
Width
5.96 s
Data Bit 2 = 1
Table 67
Figure
16-clock
period
Product Specification
Infrared Encoder/Decoder
outlines the minimum
Data Bit 3 = 1
28.
®
CPU. A receiver
126

Related parts for EZ80F92AZ020EG