DSPIC33FJ64MC510T-I/PT Microchip Technology, DSPIC33FJ64MC510T-I/PT Datasheet - Page 359

IC DSPIC MCU/DSP 64K 100TQFP

DSPIC33FJ64MC510T-I/PT

Manufacturer Part Number
DSPIC33FJ64MC510T-I/PT
Description
IC DSPIC MCU/DSP 64K 100TQFP
Manufacturer
Microchip Technology
Series
dsPIC™ 33Fr

Specifications of DSPIC33FJ64MC510T-I/PT

Core Processor
dsPIC
Core Size
16-Bit
Speed
40 MIPs
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, Motor Control PWM, QEI, POR, PWM, WDT
Number Of I /o
85
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 24x10b/12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TFQFP
For Use With
AC164333 - MODULE SKT FOR PM3 100QFPMA330013 - MODULE PLUG-IN DSPIC33 100TQFPDV164033 - KIT START EXPLORER 16 MPLAB ICD2DM240001 - BOARD DEMO PIC24/DSPIC33/PIC32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC33FJ64MC510T-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC33FJ64MC510T-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
APPENDIX A:
Revision A (October 2005)
• Initial release of this document
Revision B (February 2006)
• Updated Register descriptions and memory maps
• Revised Oscillator section
• Updated ADC characteristics
• Updated Thermal Packaging characteristics
Revision C (March 2006)
• Information related to prototype samples removed
• Flash memory characteristics updated
• Incorrect references to SPI FIFO buffers
• DC Characteristics updated
• Device Configuration registers updated
Revision D (July 2006)
• Added FBS and FSS Device Configuration regis-
• Added INTTREG Interrupt Control and Status reg-
• Added Core Registers BSRAM and SSRAM (see
• Clarified Fail-Safe Clock Monitor operation (see
• Updated COSC<2:0> and NOSC<2:0> bit config-
• Updated CLKDIV register bit configurations (see
• Added Word Write Cycle Time parameter (T
• Noted exceptions to Absolute Maximum Ratings
• Added ADC2 Event Trigger for Timer4/5
• Corrected mislabeled 2COV bit in I2CxSTAT reg-
• Added QEI Register descriptions (see
• Corrected mislabeled PMOD<4:1> field in PWM-
• Corrected mislabeled UPDN_SRC bit in QEICON
© 2007 Microchip Technology Inc.
removed. These buffers are not supported by the
dsPIC33F family.
ters (see Table 23-1) and corresponding bit field
descriptions (see Table 23-2). These added regis-
ters replaced the former RESERVED1 and
RESERVED2 registers.
ister. (See Section 6.3 “Interrupt Control and
Status Registers”. See also Register 6-33.)
Section 3.2.8 “Data Ram Protection Feature”)
Section 8.3 “Fail-Safe Clock Monitor (FSCM)”)
urations in OSCCON register (see Register 8-1)
Register 8-2)
to Program Flash Memory (see Table 26-11)
on I/O pin output current (see Section 26.0
“Electrical Characteristics”)
(Section 12.0 “Timer2/3, Timer4/5, Timer6/7
and Timer8/9”)
ister (see Table 18-1)
Register 16-1 and Register 16-2)
CON register (see Register 15-5)
register (see Register 16-1)
REVISION HISTORY
WW
)
Preliminary
• Corrected mislabeled I2COV bit in I2CxCON
• Removed AD26a, AD27a, AD28a, AD26b,
Revision E (January 2007)
• This revision includes updates to the packaging
register (see Register 18-1)
AD27b, AD28b from Table 26-40 (ADC Module).
diagrams.
dsPIC33F
DS70165E-page 357

Related parts for DSPIC33FJ64MC510T-I/PT