XC5VSX50T-3FF1136C Xilinx Inc, XC5VSX50T-3FF1136C Datasheet - Page 135

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VSX50T-3FF1136C

Manufacturer Part Number
XC5VSX50T-3FF1136C
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-3FF1136C

Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Total Ram Bits
4866048
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF1136-500-G - BOARD DEV VIRTEX 5 FF1136
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-3FF1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Table 4-11: Block RAM Timing Parameters
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Setup and Hold Relative to Clock (CLK)
Notes:
1. While EN is active, ADDR inputs must be stable during the entire setup/hold time window, even if WE is inactive. Violating this
Clock to Out Delays
(register mode)
T
T
T
T
requirement can result in block RAM data corruption. If ADDR timing could violate the specified requirements, EN must be inactive
(disabled).
(latch mode)
Parameter
RCCK_REGCE
RCKC_REGCE
T
T
T
T
T
T
RCCK_ADDR
RCKC_ADDR
T
T
T
T
RCCK_SSR
RCKC_SSR
RCCK_WE
RCKC_WE
RCKO_DO
RCKO_DO
RCCK_EN
RCKC_EN
RDCK_DI
RCKD_DI
Block RAM Timing Parameters
T
RxCK_x
Optional Output
Clock to Output
Clock to Output
Register Enable
Address inputs
Synchronous
Write Enable
Data inputs
Function
Set/Reset
Table 4-11
Enable
= Setup time (before clock edge) and T
shows the Virtex-5 FPGA block RAM timing parameters.
Control
REGCE
CLK to
CLK to
Signal
ADDR
SSR
WE
DO
DO
EN
DI
Time before the clock that address signals must be stable at the
ADDR inputs of the block RAM.
Time after the clock that address signals must be stable at the ADDR
inputs of the block RAM.
Time before the clock that data must be stable at the DI inputs of the
block RAM.
Time after the clock that data must be stable at the DI inputs of the
block RAM.
Time before the clock that the enable signal must be stable at the EN
input of the block RAM.
Time after the clock that the enable signal must be stable at the EN
input of the block RAM.
Time before the clock that the synchronous set/reset signal must be
stable at the SSR input of the block RAM.
Time after the clock that the synchronous set/reset signal must be
stable at the SSR input of the block RAM.
Time before the clock that the write enable signal must be stable at
the WE input of the block RAM.
Time after the clock that the write enable signal must be stable at the
WE input of the block RAM.
Time before the CLK that the register enable signal must be stable at
the REGCE input of the block RAM.
Time after the clock that the register enable signal must be stable at
the REGCE input of the block RAM.
Time after the clock that the output data is stable at the DO outputs
of the block RAM (without output register).
Time after the clock that the output data is stable at the DO outputs
of the block RAM (with output register).
www.xilinx.com
RCKx_x
= Hold time (after clock edge)
(1)
Description
(1)
Block RAM Timing Model
135

Related parts for XC5VSX50T-3FF1136C