XC5VSX50T-3FF1136C Xilinx Inc, XC5VSX50T-3FF1136C Datasheet - Page 298

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VSX50T-3FF1136C

Manufacturer Part Number
XC5VSX50T-3FF1136C
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-3FF1136C

Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Total Ram Bits
4866048
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF1136-500-G - BOARD DEV VIRTEX 5 FF1136
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-3FF1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 6: SelectIO Resources
Rules for Combining I/O Standards in the Same Bank
298
The following rules must be obeyed to combine different input, output, and bidirectional
standards in the same bank:
1.
2.
3.
4.
5.
The implementation tools enforce these design rules.
Combining output standards only. Output standards with the same output V
requirement can be combined in the same bank.
Compatible example:
Incompatible example:
Combining input standards only. Input standards with the same V
requirements can be combined in the same bank.
Compatible example:
Incompatible example:
Incompatible example:
Combining input standards and output standards. Input standards and output
standards with the same V
Compatible example:
Incompatible example:
Combining bidirectional standards with input or output standards. When
combining bidirectional I/O with other standards, make sure the bidirectional
standard can meet the first three rules.
Additional rules for combining DCI I/O standards.
a.
b. No more than one Split Termination type (input or output) is allowed in the same
SSTL2_I and LVDCI_25 outputs
SSTL2_I (output V
LVCMOS33 (output V
LVCMOS15 and HSTL_IV inputs
LVCMOS15 (input V
LVCMOS18 (input V
HSTL_I_DCI_18 (V
HSTL_IV_DCI_18 (V
LVDS_25 output and HSTL_I input
LVDS_25 output (output V
HSTL_I_DCI_18 input (input V
No more than one Single Termination type (input or output) is allowed in the same
bank.
Incompatible example:
bank.
Incompatible example:
HSTL_IV_DCI input and HSTL_III_DCI input
HSTL_I_DCI input and HSTL_II_DCI input
www.xilinx.com
CCO
REF
CCO
CCO
REF
CCO
CCO
= 2.5V) and
= 0.9V) and
= 1.1V) inputs
= 1.5V) and
= 1.8V) inputs
= 3.3V) outputs
CCO
requirement can be combined in the same bank.
CCO
= 2.5V) and
= 1.8V)
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
CCO
and V
CCO
REF

Related parts for XC5VSX50T-3FF1136C