SAM9RL64 Atmel Corporation, SAM9RL64 Datasheet - Page 177

no-image

SAM9RL64

Manufacturer Part Number
SAM9RL64
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9RL64

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
118
Ext Interrupts
118
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
5
Ssc
2
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Adc Channels
6
Adc Resolution (bits)
10
Adc Speed (ksps)
220
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM DDI 0165B
Table 8-11 shows the cycle timing for
interlocks.
The
generate interlocks in following instructions.
Table 8-12 shows the cycle timing for
Cycle
Normal
Interlock
Cycle
1
2
3
4
MULS
Copyright © 2000 ARM Limited. All rights reserved.
and
IA
pc+3i
pc+3i
pc+3i
pc+3i
1
2
1
2
3
MLAS
IA
pc+3i
pc+3i
pc+3i
pc+3i
pc+3i
instructions always take four cycles to execute, and cannot
InMREQ,
ISEQ
I cycle
I cycle
I cycle
S cycle
InMREQ,
ISEQ
I cycle
S cycle
I cycle
I cycle
S cycle
INSTR
(pc+2i)
-
-
-
(pc+3i)
MUL
MULS
INSTR
(pc+2i)
-
(pc+3i)
(pc+2i)
-
-
(pc+3i)
and
Table 8-12 MULS and MLAS cycle timing
and
Table 8-11 MUL and MLA cycle timing
MLA
MLAS
DA
-
-
-
-
instructions with and without
instructions.
DA
-
-
-
-
-
DnMREQ,
DSEQ
I cycle
I cycle
I cycle
I cycle
DnMREQ,
DSEQ
I cycle
I cycle
I cycle
I cycle
I cycle
Instruction Cycle Times
RDATA/
WDATA
-
-
-
-
RDATA/
WDATA
-
-
-
-
-
8-17

Related parts for SAM9RL64