cy28rs600-2 SpectraLinear Inc, cy28rs600-2 Datasheet - Page 4

no-image

cy28rs600-2

Manufacturer Part Number
cy28rs600-2
Description
Clock Generator For Ati Rs5xx, 6xx Chipsets
Manufacturer
SpectraLinear Inc
Datasheet
Rev 1.0, November 22, 2006
Table 3. Block Read and Block Write Protocol (continued)
Table 4. Byte Read and Byte Write Protocol
Control Registers
Byte 0: Output Enable Register 0
27:20
18:11
Bit
8:2
Bit
Bit
46
....
....
....
....
10
19
28
29
7
6
5
4
3
2
1
0
1
9
Acknowledge from slave
Data Byte /Slave Acknowledges
Data Byte N – 8 bits
Acknowledge from slave
Stop
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
Data byte – 8 bits
Acknowledge from slave
Stop
@Pup
1
1
1
1
1
1
1
1
Block Write Protocol
Byte Write Protocol
Description
Description
SRC [T/C]0
SRC[T/C]4
SRC[T/C]3
SRC[T/C]2
SRC[T/C]1
Reserved
Reserved
Reserved
Name
INFORMATION
ADVANCE
Reserved
Reserved
Reserved
SRC[T/C]4 Output Enable
SRC[T/C]3 Output Enable
SRC[T/C]2 Output Enable
SRC[T/C]1 Output Enable
SRC[T/C]0 Output Enable
0 = Disable (Hi-Z), 1 = Enable
0 = Disable (Hi-Z), 1 = Enable
0 = Disable (Hi-Z), 1 = Enable
0 = Disable (Hi-Z), 1 = Enable
0 = Disable (Hi-Z), 1 = Enable
46:39
55:48
27:21
18:11
37:30
Bit
38
47
56
....
....
....
Bit
8:2
10
19
20
28
29
38
39
1
9
Acknowledge
Data byte 1 from slave – 8 bits
Acknowledge
Data byte 2 from slave – 8 bits
Acknowledge
Data bytes from slave / Acknowledge
Data Byte N from slave – 8 bits
NOT Acknowledge
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
Repeated start
Slave address – 7 bits
Read
Acknowledge from slave
Data from slave – 8 bits
NOT Acknowledge
Stop
Description
Block Read Protocol
Byte Read Protocol
Description
Description
CY28RS600-2
Page 4 of 17

Related parts for cy28rs600-2