W83977G Winbond Electronics Corp America, W83977G Datasheet - Page 51

no-image

W83977G

Manufacturer Part Number
W83977G
Description
W83877TF plus KBC, CIR, RTC, Pb-free
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83977G-A
Manufacturer:
INFINEON
Quantity:
214
Part Number:
W83977G-A
Manufacturer:
Winbond
Quantity:
1 000
Part Number:
W83977G-A
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Bit 3: The UART interrupt output is enabled by setting this bit to a logic 1. In the diagnostic mode this
Bit 2: This bit is used only in the diagnostic mode. In the diagnostic mode this bit is internally
Bit 1: This bit controls the RTS output. The value of this bit is inverted and output to RTS .
Bit 0: This bit controls the DTR output. The value of this bit is inverted and output to DTR .
6.2.4
This register reflects the current state of four input pins for handshake peripherals such as a modem
and records changes on these pins.
Bit 7: This bit is the opposite of the DCD input. This bit is equivalent to bit 3 of HCR in loopback
Bit 6: This bit is the opposite of the RI input. This bit is equivalent to bit 2 of HCR in loopback mode.
Bit 5: This bit is the opposite of the DSR input. This bit is equivalent to bit 0 of HCR in loopback
Bit 4: This bit is the opposite of the CTS input. This bit is equivalent to bit 1 of HCR in loopback
Bit 3: TDCD. This bit indicates that the DCD pin has changed state after HSR was read by the
Bit 2: FERI. This bit indicates that the RI pin has changed from low to high state after HSR was read
Bit 1: TDSR. This bit indicates that the DSR pin has changed state after HSR was read by the CPU.
Bit 0: TCTS. This bit indicates that the CTS pin has changed state after HSR was read.
CPU.
W83977F-A/ W83977G-A/ W83977AF-A/ W83977AG-A
bit is internally connected to the modem control input DCD .
connected to the modem control input RI .
mode.
mode.
mode.
by the CPU.
(3) Modem input pins are isolated from the communication link and connect internally as DTR
Handshake Status Register (HSR) (Read/Write)
(bit 0 of HCR) → DSR , RTS ( bit 1 of HCR) → CTS , Loopback RI input ( bit 2 of HCR) →
Aside from the above connections, the UART operates normally. This method allows the
CPU to test the UART in a convenient way.
RI and IRQ enable ( bit 3 of HCR) → DCD .
7
6
5
4
3
2
-43 -
1
0
Clear to send (CTS)
Data set ready (DSR)
Ring indicator (RI)
Data carrier detect (DCD)
RI falling edge (FERI)
CTS toggling (TCTS)
DCD toggling (TDCD)
DSR toggling (TDSR)
Publication Release Date: May 2006
Revision 0.60

Related parts for W83977G