NAND04GW3B2AN1F NUMONYX [Numonyx B.V], NAND04GW3B2AN1F Datasheet - Page 15

no-image

NAND04GW3B2AN1F

Manufacturer Part Number
NAND04GW3B2AN1F
Description
4 Gbit, 8 Gbit, 2112 Byte/1056 Word Page 3V, NAND Flash Memories
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet
NAND04GW3B2B, NAND08GW3B2A
4
4.1
4.2
4.3
4.4
Bus operations
There are six standard bus operations that control the memory. Each of these is described
in this section, see
Typically, glitches of less than 5 ns on Chip Enable, Write Enable and Read Enable are
ignored by the memory and do not affect bus operations.
Command Input
Command Input bus operations are used to give commands to the memory.
The Commands are input on I/O0-I/O7. Commands are accepted when Chip Enable is Low,
Command Latch Enable is High, Address Latch Enable is Low and Read Enable is High.
They are latched on the rising edge of the Write Enable signal.
See
Address Input
Address Input bus operations are used to input the memory addresses.
Addresses are input on I/O0-I/O7. Five bus cycles are required to input the addresses (refer
to
The addresses are accepted when Chip Enable is Low, Address Latch Enable is High,
Command Latch Enable is Low and Read Enable is High. They are latched on the rising
edge of the Write Enable signal.
See
Data Input
Data Input bus operations are used to input the data to be programmed.
Data is accepted only when Chip Enable is Low, Address Latch Enable is Low, Command
Latch Enable is Low and Read Enable is High. The data is latched on the rising edge of the
Write Enable signal. The data is input sequentially using the Write Enable signal.
See
Data Output
Data Output bus operations are used to read: the data in the memory array, the Status
Register, the lock status, the Electronic Signature and the Unique Identifier.
Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low,
and Command Latch Enable is Low.
The data is output sequentially using the Read Enable signal.
See
Table 5: Address
Figure 21
Figure 22
Figure 23
Figure 24
and
and
and
and
Table 4: Bus
Table 20
Table 20
Table 20
Table 21
Insertion).
for details of the timings requirements.
for details of the timings requirements.
and
for details of the timings requirements.
Operations, for a summary.
Table 21
for details of the timings requirements.
Bus operations
15/58

Related parts for NAND04GW3B2AN1F